

Nuclear Physics Division Fast Electronics Group

# Description and Instructions for the FPGA Data Acquisition and Control Board

Chris Cuevas Benjamin Raydo Jeff Wilson 2018 September 24

# Contents

# TABLE OF CONTENTS

| 1 INTRODUCTION                                    | 3  |
|---------------------------------------------------|----|
| 2 FUNCTIONAL DESCRIPTION                          | 3  |
| 2.1 STAND-ALONE OPERATION                         | 3  |
| 2.2 SYSTEM SYNCHRONOUS MODE (CLAS12 RICH EXAMPLE) | 3  |
| 3.0 HARDWARE DESCRIPTION                          | 4  |
| Figure 2: FPGA Data Acquisition and Control board | 5  |
| 4 FIRMWARE DESCRIPTION                            | 5  |
| 4.1 GIGABIT EHERNET OPTICAL INTERFACE             | 6  |
| 4.1.1 EVENT STREAMING TCP SOCKET                  | 6  |
| 4.1.2 REGISTER CONFIGURATION TCP SOCKET [TABLE 1] | 6  |
| 4.3 TIME-TO-DIGITAL CONVERTER PERIPHERAL FUNCTION | 7  |
| 6 READOUT DATA FORMAT                             | 8  |
| 7. REGISTERS                                      | 14 |
| B POWER SUPPLY AND CURRENT CONSUMPTION            | 15 |
| APPENDIX A: SCHEMATICS                            | 16 |
| APPENDIX B: FABRICATION DRAWING                   | 17 |
| APPENDIX C: BILL OF MATERIALS                     | 18 |

#### 1 Introduction

The Field Programmable Gate Array Data Acquisition(FPGA) and Control Board design offers a very compact method to interface custom electronics for a variety of detector readout systems.

The FPGA DAq and Control board is built on a small proprietary circuit card that is 4" by 2". The design uses the rich resources of a Xilinx Aritix 7 FPGA and makes use of the high number of input and output connections. The circuit board includes a high speed fiber optic LC transceiver that provides a downlink for controlling external circuit functions, and also a high speed (2.5Gpbs) uplink that allows high speed DAq from the Artix 7 Gigabit transceivers.

The circuit board includes a power supply connection, on-board power supply regulators for core FPGA and input/output voltages. Miniature coaxial connections are provided so the user can interface common trigger or synchronization signals for testing purposes. The main input and output connections to the board are high density connectors that provide up to 192 single ended signals to the FPGA. These input and output signals can be configured for a number of different type of single ended logic levels. We will use HSTL signal levels for the initial application.

#### 2 Functional Description

The RICH FPGA module can be used in a stand-alone setup that interfaces to a PC using optical Ethernet (1000BASE-SX) or in a multi-RICH FPGA module setup that requires other proprietary Jefferson Lab hardware (the VXS SSP module at minimum). The RICH FPGA module has been interfaced to a MAROC3A ASIC front-end mezzanine board. The RICH FPGA was configured as a 192 channel TDC (1ns resolution) and ADC event builder, providing readout data though either 1Gbps Ethernet or via the VXS SSP. Slow controls for the MAROC3A ASIC and various monitoring features were also implemented (single event upset, voltage, temperature, and MAROC3A scaler rate monitors).

#### 2.1 Stand-Alone Operation

In stand-alone operation, a single RICH FPGA module is used which can be triggered from an internal signal (pulser, or front-end) or from an external trigger fed into a coaxial TTL input. The module is controlled by a standard PC using short-range optical gigabit Ethernet (1000BASE-SX). TCP sockets used for event data transport to the PC and a separate TCP socket is used for device configuration and status monitoring. This setup is very easy to use because it can work with standard PCs and is the preferred setup when testing or characterizing front-end ASIC modules and/or front-end detectors that require a single RICH FPGA module. Multiple RICH FPGA modules can operate in parallel in this configuration, but they will run on independent oscillators, which degrade the jitter performance when comparing data between the modules and also present potential problems synchronizing events between modules. The problems with multi-RICH FPGA modules in stand-alone mode are addressed by the CLAS12 RICH system, which uses additional Jefferson Lab proprietary hardware.

#### 2.2 System Synchronous Mode (CLAS12 RICH Example)

In CLAS12 RICH, there are 138 RICH FPGA modules used, which must remain synchronized to the master oscillator and trigger (the Trigger Supervisor). This multi-

module synchronization requires a fixed latency optical link to deliver a clock, trigger, a data/address bus bridge, event data transport, and various prompt status signals. This is accomplished using the Xilinx GTP transceiver in a special mode that bypasses components that introduce timing uncertainty (RX buffer and RX comma alignment) and instead using the RX recovered clock and phase shifting this clock to achieve word alignment. In the TX direction, fixed latency is not needed so the local reference clock is used to send data using clock correction in the protocol to deal with small frequency differences between the RICH FPGA and remote end that would otherwise cause buffer overruns or underruns.

The Jefferson Lab Sub-System-Processor (SSP) is a VXS payload module with a VME interface to the crate CPU. The SSP contains also 32 full duplex optical transceivers that each can interface to a RICH FPGA board. The SSP receives the global clock and trigger signals from the Trigger Supervisor from the VXS backplane and uses these signals to implement the complementary parts of the fixed latency link that goes to the RICH FPGA (mainly, the SSP TX bypasses the GTX transmit buffers). The SSP memory maps a 4kByte region of A24 VME memory to each RICH FPGA so that the RICH FPGA registers appear to the VME CPU as if part of the VME bus. The SSP also contains a large, 4GByte, memory buffer that RICH FPGA events can be stored while waiting for the VME CPU to readout events in the normal way (using Jefferson Lab CODA running on VME controllers). Up to 16 SSP modules can be installed into a single VME crate, which could support up to 512 RICH FPGA modules. The limiting factor is the VME CPU readout bandwidth: if the RICH FPGA modules generated more data than the CPU can read over VME, then RICH FPGA modules and SSPs will have to be moved to another crate. In practice, CLAS12 RICH is far from that limit (limit is: 100MB/s using a 1GbE link on the CPU. CLAS12 RICH was reporting a peak data rate of ~15MB/s during the last run period).

# 3.0 Hardware Description

The RICH FPGA hardware was designed as an on-detector optical readout module for CLAS12 RICH; however, by keeping the detector specific analog front-end & digitization on a separate mezzanine interface the RICH FPGA module itself is very generic and can interface to future mezzanine cards for a variety of applications. Figure 1 shows the PCB design top and bottom views with all components visible. On top the LC fiber transceiver, JTAG header, 4 coaxial (2 input, 2 output), FPGA, oscillator, flash memory, and regulators can be seen. On the bottom the 2 high density mezzanine headers are visible.

Figure 1: FPGA ReadOut-Control Circuit Board [Top - Left; Bottom - Right]



In Figure 2 the hardware block diagram is shown. The RICH FPGA is a fairly generic design that allow it to adapt to various front-end PCB through the mezzanine connectors. These mezzanine connectors provide power, reference clocks, and >200 I/O pins that can be defined by the FPGA firmware. Currently MAROC3A front-end boards have been developed and a new PETIROC2 front-end design underway.



Figure 2: FPGA Data Acquisition and Control board

#### **4 Firmware Description**

The firmware for the RICH FPGA is modular by design consisting of peripherals, making it easy to change the design by adding/removing peripherals with minimal impact on existing firmware modules. A common peripheral bus connects to all peripheral modules that allow registers to be read and written (for configuration, monitoring, etc). The peripheral bus master either is a gigabit Ethernet controlled module (when operating in stand-alone mode) or controlled by a Jlab SSP module (when operating in a larger system synchronous mode). Peripherals can optionally generate event data when a trigger is received. A common event builder bus allows participating modules to connect to the main event builder which will build a complete event by waiting for event fragments from each participating peripheral. A clock generator is responsible for generating a necessary clocks/phases and resets needed by all peripherals in the system.[See Figure 3]



Figure 3: CLAS12 RICH Firmware Block Diagram

## 4.1 Gigabit Ehernet Optical Interface

Commercial IP was used to implement the 1Gbps Ethernet MAC and a subset of the TCP/IP protocols (UDP, TCP, ARP, PING). The Xilinx 1G Ethernet PCS/PMA IP core implemented the 1000BASE-SX physical layer. Two TCP socket servers run in the firmware: one that streams event data out of the FPGA and another that processes commands for register configuration

#### **4.1.1 Event Streaming TCP Socket**

The event stream TCP server listens on port 6103. When a connection is established, the FPGA will stream trigger event data on this socket a up to 1Gbps. The event-streaming socket is intended for heavy traffic to support high event rates. The event data is sent as 32-bit words (big endian) and the specific data format is defined by the peripherals that generate it.

#### 4.1.2 Register Configuration TCP Socket [Table 1]

The register configuration TCP server listens on port 6102. When a connection is established, the FPGA waits for commands from the socket. The only two support commands are Read32, Write32, and the FPGA responds only with messages Read32\_RSP after each Read32 command.

Table 1

|          | Write32                                                                                                                                                                                                                              | Read32                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Request  | typedef struct {   int len;                                                                                                                                                                                                          | typedef struct {   int len;                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Response | none                                                                                                                                                                                                                                 | typedef struct {    int len;                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Example  | <pre>void rich_write32(void *addr, int val) {   write_struct ws;    ws.len = 16;   ws.type = 4;   ws.wrcnt = 1;   ws.addr = (int)((long)addr);   ws.flags = 0;   ws.vals[0] = val;   write(sockfd_reg, &amp;ws, sizeof(ws)); }</pre> | <pre>unsigned int rich_read32(void *addr) {     read_struct rs;     read_rsp_struct rs_rsp;     int len;      rs.len = 12;     rs.type = 3;     rs.rdon = 1;     rs addr = (int)((long)addr);     rs.flags = 0;     write(sockfd_reg, &amp;rs, sizeof(rs));  len = read(sockfd_reg, &amp;rs_rsp, sizeof(rs_rsp));     if(len != sizeof(rs_rsp))         printf("Error in %s: socket read failed\n",func);     return rs_rsp.data[0]; }</pre> |

#### 4.3 Time-to-Digital Converter Peripheral Function

The TDC peripheral function is a 64 channel, 1ns resolution Time-to-Digital-Converter. It is an extremely simple implementation on the FPGA, which doesn't require special tricks to implement or require calibration to achieve the targeted resolution. Using the Xilinx ISERDESE2 primitive any pin can be sampled at up to 1.25GHz using a 625MHz reference clock in DDR mode. The TDC linearity therefore suffers by the clock duty cycle as it deviates from a nominal 50% (datasheet specifications limits this error to 200ps).

In CLAS12 RICH the MAROC3A ASIC front-end boards are used with the RICH FPGA and sampled at 1GHz (using a 500MHz reference clock in DDR mode). Each input pin has an ISERDESE2 in 1->8 mode at the input that serves as the fine time measurement, forming the lower 3bits of the time measurement (1ns resolution). A course timestamp (8ns resolution) is concatenated with the fine TDC time to form the full TDC timestamp. Each rising or falling edge is written to a FIFO containing the TDC timestamp, the TDC channel number, and the edge type seen. A group of 16 channels has their FIFOs funneled into a common memory buffer that can hold 1024 hits for a least 8us times. To prevent data loss, the sum of the hit rate in the group cannot exceed 125MHz over any 8µs time span. This limit corresponds to an average hit rate of 4MHz per channel, which is not a problem for CLAS12 RICH (which has average rates on the order of 10kHz per channel); however, it would be a simple matter of reducing the

channel group sizes from 16 and using more TDC event builders to improve this if ever needed.

CLAS12 RICH uses front-end ASIC boards with up to three MAROC3A ASIC. Each ASIC provides 64 TDC channels, for a total of 192 channels the RICH FPGA must support, which requires a total of three TDC peripherals. The event data format is documented below as the "TDC Hit" word type. Each TDC peripheral utilizes about 10% of the FPGA LUTs and 6% of the FPGA flip flops [FFs].

#### 6 Readout Data Format

The readout data format utilizes the same encoding scheme defined for the JLAB FADC250. The word length for the readout data is 32bits. The event length is variable and depends on several factors (detector occupancy, headers, trailers, filler words).

#### **Data Word Categories**

Data words from the module are divided into two categories: Data Type Defining (bit 31 = 1) and <u>Data Type Continuation</u> (bit 31 = 0). Data Type Defining words contain a 4-bit data type tag (bits 30 - 27) along with a type dependent data payload (bits 26 - 0). Data Type Continuation words provide additional data payload (bits 30 – 0) for the *last* defined data type. Continuation words permit data payloads to span multiple words and allow for efficient packing of various data types spanning multiple data words. Any number of Data Type Continuation words may follow a Data Type Defining word.

#### Data Type List

- Block Header 0 1 Block Trailer
- 2 **Event Header**
- 3 Trigger Time
- 4
- Reserved
- 5 Reserved
- 6 Reserved
- 7 Reserved
- 8 TDC Hit
- 9 ADC
- 10 Reserved
- 11 Reserved
- 12 Reserved
- 13 Reserved
- 14 Data Not Valid (empty module)
- 15 Filler Word (non-data)

### Data Type: Block Header

Type: 0x0Size:

Description: Indicates the beginning of a block of events. (High-speed readout

of a board or a set of boards is done in blocks of events)

| 31  | 30           | 29 | 28 | 27 | 26 | 25      | 24     |  |  |  |  |
|-----|--------------|----|----|----|----|---------|--------|--|--|--|--|
| 1   | 0            | 0  | 0  | 0  |    | SLOTID  |        |  |  |  |  |
| 23  | 22           | 21 | 20 | 19 | 18 | 17      | 16     |  |  |  |  |
| SLC | OTID         | 0  | 0  | 0  | 0  | BLOCK_1 | NUMBER |  |  |  |  |
| 15  | 14           | 13 | 12 | 11 | 10 | 9       | 8      |  |  |  |  |
|     | BLOCK_NUMBER |    |    |    |    |         |        |  |  |  |  |
| 7   | 6            | 5  | 4  | 3  | 2  | 1       | 0      |  |  |  |  |

#### BLOCK SIZE

#### **BLOCK NUMBER:**

Event block number (used to align blocks when building events)

#### BLOCK\_SIZE:

Number of events in block

#### **SLOTID:**

Slot ID (set by VME64x backplane)

#### Data Type: Block Trailer

Type: 0x1 Size: 1 word

Description: Indicates the end of a block of events. The data words in a block are bracketed

by the block header and trailer.

|                  |    | 0 1 1110 010011 |       |       |    |        |    |  |  |
|------------------|----|-----------------|-------|-------|----|--------|----|--|--|
| 31               | 30 | 29              | 28    | 27    | 26 | 25     | 24 |  |  |
| 1                | 0  | 0               | 0     | 1     |    | SLOTID |    |  |  |
| 23               | 22 | 21              | 20    | 19    | 18 | 17     | 16 |  |  |
| SLOTID NUM_WORDS |    |                 |       |       |    |        |    |  |  |
| 15               | 14 | 13              | 12    | 11    | 10 | 9      | 8  |  |  |
|                  |    |                 | NUM_V | WORDS |    |        |    |  |  |
| 7                | 6  | 5               | 4     | 3     | 2  | 1      | 0  |  |  |
|                  |    |                 | NUM_V | WORDS |    |        |    |  |  |

#### **NUM WORDS:**

Total number of words in block of events

#### **SLOTID:**

Slot ID (set by VME64x backplane)

#### Data Type: Event Header

Type: 0x2 Size: 1 word

Description: Indicates the start of an event. The included trigger number is useful to ensure

proper alignment of event fragments when building events. The 21bit trigger number (2M count) is not a limitation, as it will be used to distinguish events within event blocks, or among events that are concurrently being built or

transported.

| 31 | 30     | 29 | 28      | 27     | 26       | 25     | 24 |
|----|--------|----|---------|--------|----------|--------|----|
| 1  | 0      | 0  | 1       | 0      |          | DEV_ID |    |
| 23 | 22     | 21 | 20      | 19     | 18       | 17     | 16 |
|    | DEV_ID |    |         | TRI    | GGER_NUM | BER    |    |
| 15 | 14     | 13 | 12      | 11     | 10       | 9      | 8  |
|    |        |    | TRIGGER | NUMBER |          |        |    |
| 7  | 6      | 5  | 4       | 3      | 2        | 1      | 0  |
|    |        |    | TRIGGER | NUMBER |          |        |    |

#### **DEV\_ID:**

RICH FPGA programmable device ID

#### TRIGGER\_NUMBER:

Accepted event/trigger number

#### **Data Type: Trigger Time**

Type: 0x3 Size: 2 words

Description: Time of trigger occurrence relative to the most recent global reset. The time is

measured by a 48bit counter that is clocked from the 250MHz system clock. The assertion of the global reset clears the counter. The de-assertion of global reset enables counter and thus sets t=0 for the module. The trigger time is necessary to ensure system synchronization and is useful in aligning event fragments when

building events.

#### Word 1:

| 31 | 30             | 29 | 28      | 27       | 26 | 25 | 24 |  |  |  |  |  |
|----|----------------|----|---------|----------|----|----|----|--|--|--|--|--|
| 1  | 0              | 0  | 1       | 1        | 0  | 0  | 0  |  |  |  |  |  |
| 23 | 22             | 21 | 20      | 19       | 18 | 17 | 16 |  |  |  |  |  |
|    | TRIGGER_TIME_L |    |         |          |    |    |    |  |  |  |  |  |
| 15 | 14             | 13 | 12      | 11       | 10 | 9  | 8  |  |  |  |  |  |
|    | TRIGGER TIME L |    |         |          |    |    |    |  |  |  |  |  |
| 7  | 6              | 5  | 4       | 3        | 2  | 1  | 0  |  |  |  |  |  |
|    |                |    | TRIGGER | R_TIME_L |    |    |    |  |  |  |  |  |

#### TRIGGER\_TIME\_L:

This is the lower 24bits of the trigger time

| Word 2: |  |
|---------|--|
|---------|--|

| 31 | 30             | 29 | 28      | 27      | 26 | 25 | 24 |  |  |  |  |  |
|----|----------------|----|---------|---------|----|----|----|--|--|--|--|--|
| 0  | 0              | 0  | 0       | 0       | 0  | 0  | 0  |  |  |  |  |  |
| 23 | 22             | 21 | 20      | 19      | 18 | 17 | 16 |  |  |  |  |  |
|    | TRIGGER TIME H |    |         |         |    |    |    |  |  |  |  |  |
| 15 | 14             | 13 | 12      | 11      | 10 | 9  | 8  |  |  |  |  |  |
|    | TRIGGER TIME H |    |         |         |    |    |    |  |  |  |  |  |
| 7  | 6              | 5  | 4       | 3       | 2  | 1  | 0  |  |  |  |  |  |
|    |                |    | TRIGGER | _TIME_H |    |    |    |  |  |  |  |  |

#### TRIGGER\_TIME\_H:

This is the upper 24bits of the trigger time

**Data Type: TDC Hit** 

Type: 0x8
Size: 1 words

Description: This data type identifies a TDC hit

Word 1:

| 31             | 30       | 29 | 28    | 27  | 26   | 25 | 24 |  |  |  |  |  |  |
|----------------|----------|----|-------|-----|------|----|----|--|--|--|--|--|--|
| 1              | 1        | 0  | 0     | 0   | EDGE | -  | -  |  |  |  |  |  |  |
| 23             | 22       | 21 | 20    | 19  | 18   | 17 | 16 |  |  |  |  |  |  |
| CHANNEL NUMBER |          |    |       |     |      |    |    |  |  |  |  |  |  |
| 15             | 14       | 13 | 12    | 11  | 10   | 9  | 8  |  |  |  |  |  |  |
|                | TDC TIME |    |       |     |      |    |    |  |  |  |  |  |  |
| 7              | 6        | 5  | 4     | 3   | 2    | 1  | 0  |  |  |  |  |  |  |
|                |          |    | TDC_T | IME |      |    |    |  |  |  |  |  |  |

#### **EDGE:**

'0' – indicates hit is a leading edge (0->1 transition as seen by FPGA)

'1' – indicates hit is a trailing edge (1->0 transition as seen by FPGA)

#### CHANNEL\_NUMBER:

0-191 – indicates which channel TDC corresponds to

## TDC\_TIME:

1ns TDC hit timestamp which is measured relative to the beginning of the defined readout window



#### Data Type: ADC

Type: 0x9
Size: 33 words

Description: This data type contains the measured ADC values for all 64 channels of a single

MAROC ÁSIC.

Word 0:

| 31        | 30        | 29     | 28 | 27 | 26 | 25   | 24    |  |  |  |  |  |  |
|-----------|-----------|--------|----|----|----|------|-------|--|--|--|--|--|--|
| 1         | 1         | 0      | 0  | 1  | -  | -    | =     |  |  |  |  |  |  |
| 23        | 22        | 21     | 20 | 19 | 18 | 17   | 16    |  |  |  |  |  |  |
| ADC_HOLD2 |           |        |    |    |    |      |       |  |  |  |  |  |  |
| 15        | 14        | 13     | 12 | 11 | 10 | 9    | 8     |  |  |  |  |  |  |
|           | ADC HOLD1 |        |    |    |    |      |       |  |  |  |  |  |  |
| 7         | 6         | 5      | 4  | 3  | 2  | 1    | 0     |  |  |  |  |  |  |
|           | ADC_MAX   | K_BITS |    | -  | -  | MARC | OC_ID |  |  |  |  |  |  |

#### ADC\_HOLD2:

MAROC HOLD2 delay in 8ns ticks

#### ADC\_HOLD1:

MAROC HOLD1 delay in 8ns ticks

#### ADC\_MAX\_BITS:

11 – 12bit ADC mode

9 – 10bit ADC mode

7 – 8bit ADC mode

#### MAROC ID:

MAROC ASIC Identifier

| 0 | 3-MAROC PCB: ASIC 0, 2-MAROC PCB: ASIC 0 |
|---|------------------------------------------|
| 1 | 3-MAROC PCB: ASIC 1                      |
| 2 | 3-MAROC PCB: ASIC 2, 2-MAROC PCB: ASIC 1 |

#### Word 1-32:

| 31 | 30        | 29 | 28 | 27 | 26    | 25    | 24 |  |  |  |  |  |
|----|-----------|----|----|----|-------|-------|----|--|--|--|--|--|
| 0  | -         | -  | -  |    | ADC_U | JPPER |    |  |  |  |  |  |
| 23 | 22        | 21 | 20 | 19 | 18    | 17    | 16 |  |  |  |  |  |
|    | ADC UPPER |    |    |    |       |       |    |  |  |  |  |  |
| 15 | 14        | 13 | 12 | 11 | 10    | 9     | 8  |  |  |  |  |  |
| -  | -         | =  | -  |    | ADC_L | OWER  |    |  |  |  |  |  |
| 7  | 6         | 5  | 4  | 3  | 2     | 1     | 0  |  |  |  |  |  |
|    | ADC_LOWER |    |    |    |       |       |    |  |  |  |  |  |

#### **ADC\_UPPER:**

MAROC ADC value for channel: (Word-1)\*2+1

#### ADC\_LOWER:

MAROC ADC value for channel: (Word-1)\*2+0

**Note:** 8bit and 10bit ADC modes are left justified (i.e. lower bits of 12bit reported value are unused and set 0)

#### **Data Type: Data Not Valid**

Type: 0x14 Size: 1 word

Description: Module has no data available for readout. This can if the module is being read

out too quickly after receiving (event building is in process and no data words have been put into the buffer yet) a trigger or if the module doesn't have any

events to report.

| 31 | 30 | 29 | 28   | 27    | 26 | 25        | 24 |
|----|----|----|------|-------|----|-----------|----|
| 1  | 1  | 1  | 1    | 0     |    | UNDEFINED | )  |
| 23 | 22 | 21 | 20   | 19    | 18 | 17        | 16 |
|    |    |    | UNDE | FINED |    |           |    |
| 15 | 14 | 13 | 12   | 11    | 10 | 9         | 8  |
|    |    |    | UNDE | FINED |    |           |    |
| 7  | 6  | 5  | 4    | 3     | 2  | 1         | 0  |
|    |    |    | UNDE | FINED |    |           |    |

## Data Type: Filler Word

Type: 0x15 Size: 1 word

Description: Non-data word appended to the block of events. This is used to force the total

number of 32-bit words read out of a module to be a multiple of 2 or 4 when

| 31 | 30 | 29 | 28   | 27    | 26 | 25        | 24 |
|----|----|----|------|-------|----|-----------|----|
| 1  | 1  | 1  | 1    | 1     |    | UNDEFINED | )  |
| 23 | 22 | 21 | 20   | 19    | 18 | 17        | 16 |
|    |    |    | UNDE | FINED |    |           |    |
| 15 | 14 | 13 | 12   | 11    | 10 | 9         | 8  |
|    |    |    | UNDE | FINED |    |           |    |
| 7  | 6  | 5  | 4    | 3     | 2  | 1         | 0  |
|    |    |    | UNDE | FINED | •  |           |    |

# 7. Registers

**Register Summary:** 

| register summary.               | 1           |                |
|---------------------------------|-------------|----------------|
| Register Summary: Register Name | Description | Address Offset |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 | <b>Y</b>    |                |
|                                 |             |                |
|                                 | <b>V</b>    |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |
|                                 |             |                |

## **Document Revision History**

#### 7/14/2016:

1) Initial document release. Preliminary documentation a firmware under development and subject to change significantly as design progresses.

# **8 Power Supply and Current Consumption**

The total current required for the FPGA-ROC board is N, with an input Voltage range of X. There are several voltages that are created on board using voltage regulators. Table 2 lists these Voltage levels including a brief description of what the Voltage output is driving.



# **Appendix A: Schematics**





















# **Appendix B: Fabrication Drawing**

FPGA DAQ and Control board.



# **Appendix C: Bill of Materials**



ORAF