- 1. Create new project -> create new block design
- 2. add these blocks:
  - a. zynq7 processing system
    - i. run block automation and do the DDR and FIXED\_IO connections
- ii. double click PS -- PS-PL configuration -> GP Master AXI Interface -> M AXI GP0 Interface and make sure its checked
  - b. reset for ps
  - c. axi interconnect
  - d. axi bram ctrl
    - i. double click it and changed number of BRAM interfaces to 1 and change to

## **AXI4LITE**

- 3. After all this is added, run connection automation, press regenerate layout to reorder components (\*makes it look neater), press validate design and make sure no errors.
- 4. You should have this after doing everything above, if not, connect all the wires manually and validate design:



- 5. Tools -> create and package new IP -> new AXI peripheral -> create a name you will remember -> edit IP on the last step and press finish
- 6. in the package IP vivado -> add all the design sources

```
7. add this in, the _v1_0.v file, if you are unsure about this step, refer to the github where its
uploaded:
      a.
          At line 7:
                                                //WIDTH is bits per word(shouldn't be
parameter
                    WIDTH=32, SIZE=512,
changed), SIZE is # of WORDS
    parameter
                        NUM_COL = 4,
                        COL_WIDTH = 8,
    parameter
    localparam integer
                                LOGSIZE=$clog2(SIZE),
      b. at line 49 add:
                           wire ps_reset;
      c. add this inside the instantiation
                                                .ps_reset(ps_reset)
      d. Line 22:
    input wire [LOGSIZE:0] bram_addr,
    input wire [WIDTH-1:0] bram_wrdata,
    output wire [WIDTH-1:0] bram_rddata,
    input wire [NUM_COL-1:0] bram_we,
      e. Line 81:
  pipelined_processor #(.WIDTH(WIDTH), .SIZE(SIZE), .NUM_COL(NUM_COL),
.COL_WIDTH(COL_WIDTH)) dut(.clk(s00_axi_aclk), .reset(ps_reset),
             .bram_din(bram_wrdata), .shared_bram_addr(bram_addr),
             .bram_wr_en(bram_we), .bram_dout(bram_rddata));
      f.
             inside the v1 0 S00 AXI.v file:
output ps_reset,
                                  -> add at line 18
                  assign ps_reset = slv_reg0;
                                                       -> add this to line 117
```



## **Mapped Ports Summary**





Edit bram\_addr in ip port properties for size left and make it 11.

8. merge changes in the packaging steps tabs and package IP.

9. By now, Block diagram should look like this:



Validate design to make sure there is no errors.

Lastly, create HDL wrapper

## SDK STUFF

File -> export hardware -> launch sdk

In the SDK:

Change linker in the application project under the source (src) folder, open lscript.ld (LINKER SCRIPT).

Under, section to memory region mapping, Change all region memory fields from ps7\_DDR\_0 to PS7\_RAM\_0

In case there are weird errors such as an assembly loop or when trying to running the program (AXI error):

- 1. Create new Application project called "FSBL", choose zynq FSBL project as the template. Hit Finish.
- 2. Select the FSBL in project explorer on the left side, in top menu toolbar -> Xilinx-> create boot image-> on the bottom (boot image partitions) -> click add -> browse file path -> navigate to original application project (./Project.sdk/application\_project\_name/debug/application\_name.elf) -> open elf and hit OK

- 3. Create image
- 4. With FSBL still highlighted, program and run. Then run application project and proceed as normal.

## For UART and SDK testing

RUN THE PYTHON AND THEN THE C FILE IN THE SDK