

# Advanced Battery Management PMIC With Ultralow I<sub>Q</sub> Buck and Buck Boost

Data Sheet ADP5360

#### **FEATURES**

Linear battery charger

High accuracy and programmable charge terminal voltage and charge current up to 320 mA

Compliant with JEITA charge temperature specification

Li-lon and Li-Poly battery monitor and protection
Voltage-based fuel gauge with adaptive filter limitation
Independent battery protection of overcharge and
overdischarge

Temperature sensor with external NTC
Ultralow quiescent current buck converter
Quick output discharge option
Ultralow quiescent current buck boost converter
Quick output discharge option
Supervisory with MR and watchdog timer
Shipment mode extends battery life
Full I<sup>2</sup>C programmability with dedicated interrupt pin

#### **APPLICATIONS**

Rechargeable Li-Ion/Li-Poly battery-powered devices Portable consumer devices Portable medical devices Wearable devices

#### **GENERAL DESCRIPTION**

The ADP5360 combines one high performance linear charger for a single lithium-ion/lithium-polymer (Li-Ion/Li-Poly) battery with a programmable, ultralow quiescent current fuel gauge and battery protection circuit, one ultralow quiescent buck, one buck boost switching regulator, and a supervisory circuit that can monitor output voltage.

The ADP5360 charger operates at up to 6.8 V. This prevents USB bus spiking during disconnect or connect scenarios.

The ADP5360 features an internal isolation field effect transistor (FET) between the linear charger output and the battery node. The full battery protection features are activated when the device is in the battery overcharge and overdischarge fault conditions.

The ADP5360 fuel gauge uses a voltage-based algorithm with an adaptive filter limitation solution. The fuel gauge reports real time battery state of charge for the rechargeable Li-Ion battery with ultralow quiescent current.

The ADP5360 buck regulator operates at 1 MHz switching frequency in forced pulse-width modulation (FPWM) mode. In hysteresis mode, the regulator achieves excellent efficiency at a low output power.

The ADP5360 buck boost regulator only operates in hysteresis mode and outputs a voltage less than or greater than battery voltage.

The ADP5360 supervisory circuits monitor the regulator output voltage and provide a power-on reset signal to the system. A watchdog timer and an external push-button can reset the microprocessor.

The I<sup>2</sup>C-compatible interface enables the programmability of all battery charging parameters, protection threshold, buck output voltage, and status bit readback.

The ADP5360 operates over the -40 °C to +85 °C junction temperature range and is available in 32-ball, 2.56 mm  $\times$  2.56 mm wafer level chip scale package (WLCSP).

## **TABLE OF CONTENTS**

| Features                                                    | 1‡  |
|-------------------------------------------------------------|-----|
| Applications                                                | 1#  |
| General Description                                         | 1#  |
| Revision History                                            | 2#  |
| Functional Block Diagram                                    | 3‡  |
| Specifications                                              | 4‡  |
| Battery Charger Specifications                              | 4#  |
| Battery Monitor Specifications                              | 6#  |
| Buck Regulator Specifications                               | 6‡  |
| Buck Boost Regulator Specifications                         | 7‡  |
| I <sup>2</sup> C-Compatible Interface Timing Specifications | 7‡  |
| Recommended Input and Output Capacitance and Inductance     | 8#  |
| Absolute Maximum Ratings                                    | 9#  |
| Thermal Resistance                                          | 9#  |
| ESD Caution                                                 | 9#  |
| Pin Configuration and Function Descriptions                 | 10# |
| Typical Performance Characteristics                         | 12# |
| Typical Waveforms                                           | 16# |
| Theory of Operation                                         | 20# |
| Battery Charger                                             | 20# |
| Battery Isolation FET                                       | 22‡ |
| Battery Detection                                           | 22‡ |
| Battery Temperature                                         | 23# |
| Battery Fuel Gauge                                          | 25# |

| Battery Protection                             | 8# |
|------------------------------------------------|----|
| Buck Regulator Operation2                      | 8# |
| Buck Boost Regulator Operation                 | 0# |
| Supervisory                                    | 1# |
| Shipment Mode                                  | 2# |
| Fault Recovery                                 | 2# |
| Thermal Management                             | 2# |
| I <sup>2</sup> C Interface                     | 3# |
| I <sup>2</sup> C Addresses                     | 3# |
| SDA and SCL Pins                               | 3# |
| Interrupts3                                    | 3# |
| Control Register Map3                          | 5# |
| Fuel Gauge: Register Bit Descriptions4         | 5# |
| Switching Regulator: Register Bit Descriptions | 8# |
| Supervisory: Register Bit Descriptions         | 9# |
| Status and Fault: Register Bit Descriptions50  | 0# |
| Applications Information                       | 3# |
| Typical Application Circuit                    | 3# |
| External Components54                          | 4# |
| PCB Layout Guidelines                          | 6# |
| Typical Application Circuit in Healthcare5     | 3# |
| Factory-Programmable Options5                  | 7# |
| Outline Dimensions                             | 9# |
| Ordering Guide5                                | 9# |

#### **REVISION HISTORY**

10/2019—Revision 0: Initial Version

## **FUNCTIONAL BLOCK DIAGRAM**



## **SPECIFICATIONS**

#### **BATTERY CHARGER SPECIFICATIONS**

-40 °C < junction temperature ( $T_J$ ) < +85 °C, voltage of the VBUS pin ( $V_{VBUS}$ ) = 5.0 V, voltage of the ISOB pin ( $V_{ISOB}$ ) = 3.8 V,  $C_1$  = 2.2  $\mu$ F,  $C_2$  = 1  $\mu$ F,  $C_3$  =  $C_4$  = 10  $\mu$ F (see Figure 60), all registers are at default values, unless otherwise noted.

Table 1.

| Parameter                                          | Symbol                        | Test Conditions/Comments                                                                         | Min  | Тур                       | Max  | Unit |
|----------------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------|------|---------------------------|------|------|
| GENERAL PARAMETERS                                 |                               |                                                                                                  |      |                           |      |      |
| Undervoltage Lockout (UVLO)                        | V <sub>UVLO</sub>             | Rising threshold, voltage of the ISOB pin, $V_{VBUS} = 0$                                        |      | 2.1                       | 2.15 | V    |
|                                                    |                               | Falling threshold, voltage of the ISOB pin, $V_{VBUS} = 0$                                       | 1.8  | 1.88                      |      | V    |
| Input Current Limit                                | ILIM                          | I <sub>LIM</sub> = 100 mA                                                                        |      | 95                        | 100  | mA   |
| Operation Current                                  |                               |                                                                                                  |      |                           |      |      |
| VBUS Consumption                                   | I <sub>Q_BUS</sub>            | All enabled, no charge current                                                                   |      | 1.5                       | 2    | mA   |
| Battery Consumption                                | $I_{Q\_PRO}$                  | Only enable battery protection, $V_{VBUS} = 0$                                                   |      | 0.25                      | 1.8  | μΑ   |
|                                                    | I <sub>Q_FG_ACT</sub>         | Fuel gauge, active mode, $V_{VBUS} = 0$                                                          |      | 3.5                       | 5    | μΑ   |
|                                                    | I <sub>Q_FG_SLEEP</sub>       | Fuel gauge, sleep mode, V <sub>VBUS</sub> = 0                                                    |      | 0.2                       | 0.85 |      |
|                                                    | $I_{Q\_REG}$                  | Enable buck and buck boost, V <sub>VBUS</sub> = 0                                                |      | 0.34                      | 1    | μΑ   |
|                                                    | I <sub>Q_DISALL</sub>         | All disabled, V <sub>VBUS</sub> = 0                                                              |      | 150                       | 450  | nA   |
|                                                    | $I_{Q\_SHIP}$                 | Shipment mode, T <sub>J</sub> = 25°C                                                             |      | 10                        | 50   | nA   |
|                                                    |                               | Shipment mode, $T_J = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$                              |      |                           | 310  | nA   |
| CHARGING PARAMETERS                                |                               |                                                                                                  |      |                           |      |      |
| Fast Charge Constant Current (CC) Mode             | I <sub>CHG</sub>              | $I_{CHG} = 100 \text{ mA}$                                                                       | 94   | 100                       | 106  | mA   |
| Fast Charge Current Accuracy                       |                               | $I_{CHG} = 10 \text{ mA to } 320 \text{ mA}, T_J = 0^{\circ}\text{C to } 85^{\circ}\text{C}^{1}$ | -15  |                           | +15  | %    |
| Trickle Charge Current <sup>1</sup>                | I <sub>TRK_DEAD</sub>         | $I_{TRK_DEAD} = 5 \text{ mA, T}_J = 0^{\circ}\text{C to } 85^{\circ}\text{C}^{1}$                | 4    | 5                         | 6    | mA   |
| Weak Charge Current                                | I <sub>CHG_WEAK</sub>         |                                                                                                  |      | $I_{TRK\_DEAD} + I_{CHG}$ |      | mA   |
| Trickle to Weak Charge Threshold <sup>1</sup>      | $V_{TRK\_DEAD}$               | $V_{TRK\_DEAD} = 2.5 \text{ V}$                                                                  | 2.41 | 2.5                       | 2.57 | ٧    |
| Trickle to Weak Charge Threshold<br>Hysteresis     | $\Delta V_{\text{TRK\_DEAD}}$ |                                                                                                  |      | 100                       |      | mV   |
| Weak to Fast Charge Threshold <sup>1</sup>         | $V_{WEAK}$                    | $V_{WEAK} = 3.0 \text{ V}$                                                                       | 2.88 | 3.0                       | 3.08 | V    |
| Weak to Fast Charge Threshold Hysteresis           | $\Delta V_{\text{WEAK}}$      |                                                                                                  |      | 100                       |      | mV   |
| Battery Termination Voltage                        | $V_{TRM}$                     |                                                                                                  |      |                           |      | V    |
| Termination Voltage Accuracy                       |                               | $V_{TRM} = 4.2 \text{ V}$ on the BSNS pin, $T_J = 25^{\circ}\text{C}$                            | 4.18 | 4.200                     | 4.22 | V    |
|                                                    |                               | $V_{TRM} = 4.2 \text{ V}$ , on the BSNS pin, $T_J = 0^{\circ}\text{C}$ to $85^{\circ}\text{C}^1$ | -1   |                           | +1   | %    |
| Charge Complete Current <sup>1</sup>               | I <sub>END</sub>              | $I_{END} = 5 \text{ mA}, T_J = 0^{\circ}\text{C to } 85^{\circ}\text{C}^{1}$                     | 2    | 5                         | 8    | mA   |
| Recharge Voltage Differential <sup>1</sup>         | $V_{RCH}$                     |                                                                                                  |      | 120                       |      | mV   |
| BATTERY ISOLATION FET                              |                               |                                                                                                  |      |                           |      |      |
| Resistance Between ISOB and VSYS                   | R <sub>DSON_ISO</sub>         | V <sub>VBUS</sub> = 0 V, current of the ISOB pin (I <sub>ISOB</sub> ) = 100 mA                   |      | 145                       | 220  | mΩ   |
| LOW DROPOUT (LDO) AND HIGH VOLTAGE<br>BLOCKING FET |                               |                                                                                                  |      |                           |      |      |
| Regulated System Voltage <sup>1</sup>              | V <sub>SYS_REG</sub>          | $V_{TRM} = 4.2 \text{ V, VSYSTEM} = V_{TRM} + 200 \text{ mV}$                                    |      | 4.4                       |      | ٧    |
| High Voltage Blocking FET On<br>Resistance         | R <sub>DSON_HV</sub>          | I <sub>VBUS</sub> = 100 mA                                                                       |      | 550                       | 820  | mΩ   |
| Input Voltage                                      |                               |                                                                                                  |      |                           |      |      |
| Good Threshold                                     | V <sub>VBUS_OK</sub>          |                                                                                                  |      |                           |      |      |
| Rising                                             | V <sub>VBUS_OK_RISE</sub>     |                                                                                                  |      | 3.9                       | 4.0  | ٧    |
| Falling                                            | V <sub>VBUS_OK_FALL</sub>     |                                                                                                  | 3.5  | 3.6                       |      | ٧    |
| Overvoltage Threshold                              | $V_{VBUS\_OV}$                |                                                                                                  |      |                           |      |      |
| Rising                                             | V <sub>VBUS_OV_RISE</sub>     |                                                                                                  |      | 6.8                       | 7.0  | ٧    |
| Falling                                            | $V_{VBUS\_OV\_FALL}$          |                                                                                                  | 6.4  | 6.6                       |      | V    |

| Parameter                                 | Symbol                  | Test Conditions/Comments                                                                                                                 | Min  | Тур  | Max  | Unit |
|-------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| THERMAL PROTECTION                        |                         |                                                                                                                                          |      |      |      |      |
| Thermal Shutdown Temperature <sup>2</sup> | T <sub>SD</sub>         | T <sub>J</sub> rising                                                                                                                    |      | 110  |      | °C   |
|                                           |                         | TJ FALLING                                                                                                                               |      | 100  |      | °C   |
| THERMISTOR CONTROL                        |                         |                                                                                                                                          |      |      |      |      |
| Thermistor Current                        |                         |                                                                                                                                          |      |      |      |      |
| $R_{NTC} = 10 \text{ k}\Omega$            | I <sub>NTC_10k</sub>    |                                                                                                                                          | 57.5 | 60   | 62   | μΑ   |
| $R_{NTC} = 47 \text{ k}\Omega$            | I <sub>NTC_47k</sub>    |                                                                                                                                          | 11.5 | 12   | 12.5 | μΑ   |
| $R_{NTC} = 100 \text{ k}\Omega$           | I <sub>NTC_100k</sub>   |                                                                                                                                          | 5.65 | 6    | 6.35 | μΑ   |
| BATTERY DETECTION                         |                         |                                                                                                                                          |      |      |      |      |
| Sink Current                              | Isink                   |                                                                                                                                          | 4.1  | 6    | 7    | mA   |
| Source Current                            | I <sub>SOURCE</sub>     | $I_{SOURCE} = I_{TRK\_DEAD}$                                                                                                             | 2    | 2.5  | 3    | mA   |
| Battery Threshold                         |                         |                                                                                                                                          |      |      |      |      |
| Low                                       | $V_{BATL}$              |                                                                                                                                          | 1.92 | 2    | 2.06 | V    |
| High                                      | $V_{BATH}$              |                                                                                                                                          | 3.27 | 3.4  | 3.48 | ٧    |
| Battery Detection Timer                   | <b>t</b> batok          |                                                                                                                                          |      | 333  |      | ms   |
| TIMERS                                    |                         |                                                                                                                                          |      |      |      |      |
| Start Charging Delay Timer                | t <sub>START</sub>      |                                                                                                                                          |      | 300  |      | ms   |
| Trickle Charge Timer <sup>1</sup>         | t <sub>TRK</sub>        | CHG_TMR_PERIOD = 60 minutes and 600 minutes                                                                                              |      | 60   |      | min  |
| Fast Charge Timer <sup>1</sup>            | <b>t</b> <sub>CHG</sub> | CHG_TMR_PERIOD = 60 minutes and 600 minutes                                                                                              |      | 600  |      | min  |
| Charge Complete Timer                     | t <sub>END</sub>        | $V_{BSNS} = V_{TRM}$ , $EN_{TEND} = 1$ bit, register set                                                                                 |      | 7.5  |      | min  |
| Deglitch Timer                            | t <sub>DG</sub>         | Applies to V <sub>TRM</sub> , V <sub>RCH</sub> , I <sub>END</sub> , V <sub>WEAK</sub> , V <sub>TRK_DEAD</sub> , and V <sub>VBUS</sub> ok |      | 31   |      | ms   |
| Safety Timer                              | t <sub>SAFE</sub>       |                                                                                                                                          | 36   | 40   | 44   | min  |
| Reset Timeout Period                      | t <sub>RP</sub>         |                                                                                                                                          |      | 200  |      | ms   |
| MR for Shipment Mode                      | t <sub>SH</sub>         |                                                                                                                                          |      | 200  |      | ms   |
| Watchdog Timer <sup>1</sup>               | t <sub>WD</sub>         |                                                                                                                                          |      | 12.5 |      | sec  |
| I <sup>2</sup> C (SCL AND SDA)            |                         |                                                                                                                                          |      |      |      |      |
| Maximum Voltage on Digital Inputs         | $V_{DIN\_MAX}$          |                                                                                                                                          |      |      | 5.5  | V    |
| Low Level Input Voltage                   | VIL                     | Applies to SCL, SDA                                                                                                                      |      |      | 0.4  | V    |
| High Level Input Voltage                  | V <sub>IH</sub>         | Applies to SCL, SDA                                                                                                                      | 1.2  |      |      | V    |
| Low Level Output Voltage                  | V <sub>OL</sub>         | Applies to SDA, I <sub>SDA_SINK</sub> = 2 mA                                                                                             |      |      | 0.4  | V    |
| ĪNT, RESET, PGOOD1, PGOOD2                |                         |                                                                                                                                          |      |      |      |      |
| Leakage Current                           | I <sub>LOGO LEAK</sub>  | I <sub>LOGO</sub> = 1 mA                                                                                                                 |      | 10   | 150  | nA   |
| Output Low Voltage                        | V <sub>LOGO_LOW</sub>   | $V_{LOGO} = 5 \text{ V}$                                                                                                                 |      | 90   | 200  | mV   |
| ENCHG, EN1, EN2, STP, MR, ENSD            |                         |                                                                                                                                          |      |      |      |      |
| Input Voltage Threshold                   |                         |                                                                                                                                          |      |      |      |      |
| High                                      | VIH                     |                                                                                                                                          | 1.2  |      |      | ٧    |
| Low                                       | V <sub>IL</sub>         |                                                                                                                                          |      |      | 0.4  | ٧    |
| Input Leakage Current                     | I <sub>EN</sub> LEAKAGE |                                                                                                                                          |      |      | 150  | nA   |

 $<sup>^1</sup>$  These values are programmable via  $l^2$ C. Values are given with default register values.  $^2$  Specification is not production tested but is supported by characterization data at initial product release.

#### **BATTERY MONITOR SPECIFICATIONS**

 $-40^{\circ}C < T_{J} < +85^{\circ}C, \ V_{ISOB} = 3.8 \ V, \ C_{1} = 2.2 \ \mu F, \ C_{2} = 1 \ \mu F, \ C_{3} = C_{4} = 10 \ \mu F, \ all \ registers \ are \ at \ default \ values, \ unless \ otherwise \ noted.$ 

Table 2.

| Parameter                                                  | Symbol                     | Test Conditions/Comments | Min   | Тур  | Max   | Unit |
|------------------------------------------------------------|----------------------------|--------------------------|-------|------|-------|------|
| BATTERY VOLTAGE SENSING                                    |                            |                          |       |      |       |      |
| Analog-to-Digital Converter (ADC) Reading<br>Voltage Range |                            |                          | 0     |      | 4.8   | V    |
| ADC Reading Voltage Resolution                             |                            | Based on 12-bit ADC      |       | 1.17 |       | mV   |
| ADC Reading Voltage Accuracy                               |                            | T <sub>J</sub> = 25°C    | -12.5 |      | +12.5 | mV   |
|                                                            |                            |                          | -1    |      | +1    | %    |
| UVLO Threshold                                             |                            |                          |       |      |       |      |
| Rising                                                     | Vuvlo_fg_rise              |                          |       | 2.7  | 2.8   | V    |
| Falling                                                    | Vuvlo_fg_fall              |                          | 2.48  | 2.58 |       | V    |
| BATTERY OVERDISCHARGE MONITORING                           |                            |                          |       |      |       |      |
| Undervoltage Rising Threshold                              | V <sub>BPUV_FALL</sub>     |                          | -1.5  |      | +1.5  | %    |
| Undervoltage Falling Threshold Hysteresis                  | V <sub>BPUV_FALL_HYS</sub> | HYS_UV_DISCH = 2%        |       | 2    |       | %    |
| Undervoltage Deglitch Timer                                | T <sub>BPUV_DIS</sub>      | DGT_UV_DISCH = 30 ms     |       | 30   |       | ms   |
| Overdischarge Current Threshold                            | I <sub>BPOC_DIS</sub>      | OC_DISCH = 600 mA        | 480   | 600  | 700   | mA   |
| Overdischarge Current Deglitch Timer                       | T <sub>BPOC_DIS</sub>      | DGT_OC_DISCH = 5 ms      |       | 5    |       | ms   |
| Hiccup Off Time                                            | T <sub>DIS_HCP</sub>       |                          |       | 200  |       | ms   |
| BATTERY OVERCHARGE MONITORING                              |                            | $V_{VBUS} = 5 V$         |       |      |       |      |
| Overvoltage Rising Threshold                               | $V_{BPOV\_RISE}$           |                          | -1.5  |      | +1.5  | %    |
| Overvoltage Falling Threshold Hysteresis                   | V <sub>BPOV_RISE_HYS</sub> | HYS_OV_CHG = 2%          |       | 2    |       | %    |
| Overvoltage Deglitch Timer                                 | $T_{BPOV\_CHG}$            | DGT_OV_CHG = 0.5 sec     |       | 0.5  |       | sec  |
| Overcurrent Threshold                                      | I <sub>BPOC</sub>          | OC_CHG = 150 mA          | 130   | 150  | 170   | mA   |
| Overcurrent Deglitch Time                                  | $T_{BPOC\_CHG}$            | DGT_OC_CHG = 10 ms       |       | 10   |       | ms   |
| Hiccup Off Time                                            | T <sub>CHG_HCP</sub>       |                          |       | 200  |       | ms   |

#### **BUCK REGULATOR SPECIFICATIONS**

 $T_J = -40$  °C to +85 °C, voltage of the VIN1 pin ( $V_{VIN1}$ ) = voltage of the VSYS pin ( $V_{VSYS}$ ) = 3.8 V, output options range ( $V_{OUT1}$ ) = 1.2 V,  $C_5 = C_6 = 10 \ \mu\text{F}$ ,  $L1 = 4.7 \ \mu\text{H}$ , all registers are at default values, unless otherwise noted.

Table 3.

| Parameter                                                   | Symbol                     | Test Conditions/Comments                   | Min  | Тур  | Max  | Unit |
|-------------------------------------------------------------|----------------------------|--------------------------------------------|------|------|------|------|
| UVLO THRESHOLD                                              |                            |                                            |      |      |      |      |
| Rising                                                      | $V_{\text{UVLO1\_RISE}}$   |                                            |      | 2.3  | 2.35 | V    |
| Falling                                                     | $V_{\text{UVLO1\_FALL}}$   |                                            | 2.15 | 2.2  |      | V    |
| OSCILLATOR CIRCUIT                                          |                            |                                            |      |      |      |      |
| Switching Frequency in Pulse Width<br>Modulation (PWM) Mode | f <sub>SW1</sub>           |                                            | 0.85 | 1.0  | 1.15 | MHz  |
| Feedback Threshold of Frequency Fold                        | $V_{OSC\_FOLD\_RISE}$      | $V_{OUT1} = 2.5 V$                         |      | 1.25 |      | V    |
| FB1 PIN                                                     |                            |                                            |      |      |      |      |
| Output Options Range                                        | V <sub>OUT1</sub>          | Factory trim or I <sup>2</sup> C, six bits | 0.6  |      | 3.75 | V    |
| PWM Mode                                                    |                            |                                            |      |      |      |      |
| Fixed Voltage Identification (VID) Code<br>Voltage Accuracy | V <sub>FB1_PWM_FIX</sub>   |                                            | -2   |      | +2   | %    |
| Hysteresis Mode                                             |                            |                                            |      |      |      |      |
| Fixed VID Code Threshold Accuracy                           | $V_{FB1\_HYS\_FIX}$        |                                            | -2   |      | +2   | %    |
| Hysteresis of Threshold Accuracy                            | V <sub>FB1_HYS (HYS)</sub> |                                            |      | 1    |      | %    |
| Feedback Bias Current                                       | I <sub>FB1</sub>           | $V_{OUT1} = 0.6 V$                         |      | 50   |      | nA   |
| SW1 PIN                                                     |                            |                                            |      |      |      |      |
| High-Side Power FET On Resistance                           | R <sub>DS (ON) H</sub>     | Pin to pin measurement                     |      | 280  | 380  | mΩ   |
| Low-Side Power FET On Resistance                            | R <sub>DS</sub> (ON) L     | Pin to pin measurement                     |      | 260  | 380  | mΩ   |

Rev. 0 | Page 6 of 59

| Parameter                                        | Symbol               | Test Conditions/Comments            | Min | Тур  | Max  | Unit |
|--------------------------------------------------|----------------------|-------------------------------------|-----|------|------|------|
| Current Limit in PWM Mode                        | I <sub>LIM_PWM</sub> | PWM mode                            | 850 | 1000 | 1150 | mA   |
| Peak Current in Hysteresis Mode                  | I <sub>LIM_HYS</sub> | Hysteresis mode, BUCK_ILIM = 200 mA | 160 | 200  | 240  | mA   |
| Minimum On Time <sup>1</sup>                     | t <sub>MIN_ON</sub>  |                                     |     | 60   |      | ns   |
| SOFT START                                       |                      |                                     |     |      |      |      |
| Default Soft Start Time                          | t <sub>SS1</sub>     | BUCK_SS[1:0] = 1 ms                 |     | 1    |      | ms   |
| C <sub>OUT1</sub> DISCHARGE SWITCH ON RESISTANCE | R <sub>DIS1</sub>    |                                     |     | 255  |      | Ω    |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design.

#### **BUCK BOOST REGULATOR SPECIFICATIONS**

 $T_J = -40$  °C to +85 °C, voltage of the VIN2 pin ( $V_{VIN2}$ ) =  $V_{VSYS}$  = 3.8 V, voltage of the VOUT2 pin ( $V_{VOUT2}$ ) = 5 V,  $C_7$  =  $C_8$  = 10  $\mu$ F, L2 = 4.7  $\mu$ H, all registers are at default values, unless otherwise noted.

Table 4.

| Parameter                                        | Symbol                     | Test Conditions/Comments                   | Min  | Тур  | Max  | Unit |
|--------------------------------------------------|----------------------------|--------------------------------------------|------|------|------|------|
| UVLO THRESHOLD                                   |                            |                                            |      |      |      |      |
| Rising                                           | Vuvlo2_rising              |                                            |      | 2.3  | 2.36 | V    |
| Falling                                          | V <sub>UVLO2_FALLING</sub> |                                            | 2.11 | 2.16 |      | V    |
| OUTPUT VOLTAGE RANGE                             |                            | Factory trim or I <sup>2</sup> C, six bits | 1.8  |      | 5.5  | V    |
| Output Voltage Accuracy                          | $V_{VOUT2}$                |                                            | -2   |      | +2   | %    |
| Hysteresis of Threshold Accuracy                 | $V_{\text{VOUT2\_HYS}}$    |                                            |      | 1    |      | %    |
| SW2A AND SW2B PINS                               |                            |                                            |      |      |      |      |
| High-Side FET Resistance – A (SW2A)              | R <sub>DS(ON)1_2A-H</sub>  |                                            |      | 354  | 470  | mΩ   |
| Low-Side FET Resistance – A (SW2A)               | R <sub>DS(ON)1_2A-L</sub>  |                                            |      | 250  | 360  | mΩ   |
| High-Side FET Resistance – B (SW2B)              | R <sub>DS(ON)1_2B-H</sub>  |                                            |      | 290  | 400  | mΩ   |
| Low-Side FET Resistance – B (SW2B)               | R <sub>DS(ON)1_2B-L</sub>  |                                            |      | 230  | 330  | mΩ   |
| Peak Current-Limit Threshold                     | I <sub>TH(ILIM1_2)</sub>   | BUCKBST_ILIM = 200 mA                      | 160  | 200  | 240  | mA   |
| SOFT START TIME                                  |                            |                                            |      |      |      |      |
| Soft Start Time                                  | t <sub>SS2</sub>           | BUCKBST_SS[0:1] = 1 ms                     |      | 1    |      | ms   |
| Programmable Soft Start Range                    |                            |                                            | 1    |      | 512  | ms   |
| C <sub>OUT2</sub> Discharge Switch On Resistance | R <sub>DIS2</sub>          |                                            |      | 255  |      | Ω    |

#### I<sup>2</sup>C-COMPATIBLE INTERFACE TIMING SPECIFICATIONS

Table 5.

| Parameter                                                    | Symbol             | Min | Тур | Max | Unit |
|--------------------------------------------------------------|--------------------|-----|-----|-----|------|
| I <sup>2</sup> C-COMPATIBLE INTERFACE                        |                    |     |     |     |      |
| Capacitive Load, Each Bus Line                               | Cs                 |     |     | 400 | pF   |
| SCL Clock Frequency                                          | f <sub>SCL</sub>   |     |     | 400 | kHz  |
| SCL High Time                                                | t <sub>HIGH</sub>  | 0.6 |     |     | μs   |
| SCL Low Time                                                 | t <sub>LOW</sub>   | 1.3 |     |     | μs   |
| Data Setup Time                                              | tsudat             | 100 |     |     | ns   |
| Data Hold Time <sup>1</sup>                                  | t <sub>HDDAT</sub> | 0   |     | 0.9 | μs   |
| Setup Time for Repeated Start                                | t <sub>SUSTA</sub> | 0.6 |     |     | μs   |
| Hold Time for Start/Repeated Start                           | t <sub>HDSTA</sub> | 0.6 |     |     | μs   |
| Bus Free Time Between a Stop Condition and a Start Condition | t <sub>BUF</sub>   | 1.3 |     |     | μs   |
| Setup Time for Stop Condition                                | <b>t</b> susto     | 0.6 |     |     | μs   |
| Rise Time of SCL/SDA                                         | t <sub>R</sub>     | 20  |     | 300 | ns   |
| Fall Time of SCL/SDA                                         | t <sub>F</sub>     | 20  |     | 300 | ns   |
| Pulse Width of Suppressed Spike                              | t <sub>SP</sub>    | 0   |     | 50  | ns   |

<sup>&</sup>lt;sup>1</sup> A master device must provide a hold time of at least 300 ns for the SDA signal to bridge the undefined region of the falling edge of SCL. See Figure 2 for more information.

#### Timing Diagram



Figure 2. I<sup>2</sup>C Timing Diagram

#### RECOMMENDED INPUT AND OUTPUT CAPACITANCE AND INDUCTANCE

#### Table 6.

| Parameter                    | Test Conditions/Comments | Min  | Тур | Max | Unit |
|------------------------------|--------------------------|------|-----|-----|------|
| CAPACITANCE                  |                          |      |     |     |      |
| VBUS Capacitance             | Effective capacitance    | 1.0  | 2.2 |     | μF   |
| VDD Pin Capacitance          | Effective capacitance    | 0.47 | 1.0 | 10  | μF   |
| VSYS Pin Total Capacitance   | Effective capacitance    | 4.7  | 10  |     | μF   |
| ISOB Pin Total Capacitance   | Effective capacitance    | 4.7  | 10  |     | μF   |
| VIN1 Pin Total Capacitance   | Effective capacitance    | 2.2  | 10  |     | μF   |
| VIN2 Pin Total Capacitance   | Effective capacitance    | 2.2  | 10  |     | μF   |
| VOUT1 Node Total Capacitance | Effective capacitance    | 1    | 10  |     | μF   |
| VOUT2 Total Capacitance      | Effective capacitance    | 1    | 10  |     | μF   |
| INDUCTANCE                   |                          |      |     |     |      |
| Buck Inductance              |                          | 2.2  | 4.7 | 6.8 | μΗ   |
| Buck Boost Inductance        |                          | 2.2  | 4.7 | 6.8 | μН   |

#### **ABSOLUTE MAXIMUM RATINGS**

#### Table 7.

| Tubic / .                                                                                           |                  |
|-----------------------------------------------------------------------------------------------------|------------------|
| Parameter                                                                                           | Rating           |
| VBUS to PGND1                                                                                       | −0.5 V to +20 V  |
| PGND1, PGND2 to AGNDx                                                                               | -0.3 V to +0.3 V |
| All Other Pins to AGNDx                                                                             | −0.3 V to +6 V   |
| Continuous Drain Current, Battery Supplementary Mode, from ISOB to VSYS, $T_J = 85^{\circ}\text{C}$ | 1.1 A            |
| Storage Temperature Range                                                                           | −65°C to +150°C  |
| Operating Junction Temperature Range                                                                | −40°C to +85°C   |
| Soldering Conditions                                                                                | JEDEC J-STD-020  |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection, junction to ambient, thermal resistance measured in a one cubic foot sealed enclosure.  $\theta_{JC}$  is the junction to case thermal resistance.

**Table 8. Thermal Resistance** 

| Package Type | <b>Ө</b> ЈА | θις  | Unit |
|--------------|-------------|------|------|
| CB-32-2      | 50          | 0.35 | °C/W |

#### **Maximum Power Dissipation**

The maximum safe power dissipation in the ADP5360 package is limited by the associated rise in junction temperature (T<sub>1</sub>) on the die. At approximately 150°C, which is the glass transition temperature, the plastic changes properties. Even temporarily exceeding this temperature limit can change the stresses that the package exerts on the die, permanently shifting the parametric performance of the ADP5360. Exceeding a junction temperature of 175°C for an extended period of time can result in changes in the silicon devices that potentially cause failure.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration (Top View)

**Table 9. Pin Function Descriptions** 

| Pin No.    | Mnemonic | Description                                                                                                                                                                                                                        |
|------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>A</b> 1 | PGND2    | Power Ground for the Buck Boost Regulator.                                                                                                                                                                                         |
| <b>A</b> 2 | SW2B     | Switching Mode for Buck Boost Regulator.                                                                                                                                                                                           |
| A3         | VOUT2    | Buck Boost Regulator Output Pin.                                                                                                                                                                                                   |
| A4         | SCL      | I <sup>2</sup> C Serial Clock. Requires an external pull-up resistor.                                                                                                                                                              |
| A5         | SDA      | I <sup>2</sup> C Serial Data. Requires an external pull-up resistor.                                                                                                                                                               |
| A6         | ĪNT      | Processor Interrupt (Active Low). Requires an external pull-up resistor. If this pin is not used, it can be left floating.                                                                                                         |
| B1         | SW2A     | Switching Mode for Buck Boost Regulator.                                                                                                                                                                                           |
| B2         | AGND2    | Analog Ground.                                                                                                                                                                                                                     |
| B3         | ENSD     | Shutdown Mode Select Pin. This pin disables shutdown mode when it is low and enables shutdown mode when it high.                                                                                                                   |
| B4         | EN2      | Enable Pin for Buck Boost Regulators.                                                                                                                                                                                              |
| B5         | PGOOD1   | Power-Good Signal Output. This open-drain output is the power-good signal for the selected VBUSOK, BATOK, CHG_CMPLT, VOUT2OK, or VOUT1OK bits.                                                                                     |
| B6         | THR      | Battery Pack Thermistor Connection.                                                                                                                                                                                                |
| C1         | VIN2     | Input Power for Buck Regulator.                                                                                                                                                                                                    |
| C2         | STP      | Stop Switching for Selected Channel.                                                                                                                                                                                               |
| C5         | PGOOD2   | Power-Good Signal Output. This open-drain output is the power-good signal for the selected VBUSOK, BATOK, CHG_CMPLT, VOUT2OK, or VOUT1OK bits.                                                                                     |
| C6         | BSNS     | Battery Voltage Sense Pin.                                                                                                                                                                                                         |
| D1         | FB1      | Feedback Sensing Input for the Buck Regulator.                                                                                                                                                                                     |
| D2         | VID1     | Buck Regulator Output Voltage Configure Pin. Connect a resistor from VID1 to AGND1 and AGND2 to program the buck regulator default output voltage. Float the pin to disable the pin select feature and use the register default se |
| D5         | ILIM     | Input Current-Limit Select Pin. Connect a resistor to AGND1 and AGND2 to set the default input current-limit level Float the pin to disable the pin select feature and use the register default set.                               |
| D6         | ISOB     | Battery Supply Side Input to Internal Isolation FET.                                                                                                                                                                               |
| E1         | SW1      | Switching Mode for Buck Regulator.                                                                                                                                                                                                 |
| E2         | EN1      | Hardware Enable Pin for Buck Regulators.                                                                                                                                                                                           |
| E3         | RESET    | Reset Output.                                                                                                                                                                                                                      |
| E4         | MR       | Manual Reset Input Pin.                                                                                                                                                                                                            |
| E5         | ICS      | Charge Current Set Pin. Connect one resistor to ground to set the default charge current. Float the pin to disable the pin select feature and use the register default set.                                                        |
| E6         | VSYS     | Linear Charger Supply Side Input to the Internal Isolation FET.                                                                                                                                                                    |
| F1         | PGND1    | Power Ground for the Buck Regulator.                                                                                                                                                                                               |

| Pin No. | Mnemonic | Description                              |
|---------|----------|------------------------------------------|
| F2      | VIN1     | Input Power for Buck Regulator.          |
| F3      | ENCHG    | Logic Input for Enable Charger Function. |
| F4      | AGND1    | Analog Ground.                           |
| F5      | VDD      | Internal Circuit Power Supply.           |
| F6      | VBUS     | Power Connection to USB VBUS.            |

## TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{VBUS} = 5.0 \text{ V}, V_{ISOB} = 3.6 \text{ V}, C_1 = 2.2 \text{ }\mu\text{F}, C_2 = 1 \text{ }\mu\text{F}, C_3 = C_4 = 10 \text{ }\mu\text{F}, C_5 = C_6 = 10 \text{ }\mu\text{F}, C_7 = C_8 = 10 \text{ }\mu\text{F}, L1 = L2 = 4.7 \text{ }\mu\text{H}, \text{ all registers are at default values unless otherwise noted.}$ 



Figure 4. VSYS Load Regulation,  $V_{VSYS} = 4.4 \text{ V}$  and 5 V,  $V_{VBUS} = 5.5 \text{ V}$ ,  $I_{VSYS}$  from 1 mA to 400 mA, No Charging



Figure 5. VSYS Line Regulation,  $V_{VSYS} = 4.4 \text{ V}$  and 5 V, No Charging



Figure 6. Charge Profile,  $V_{TRM} = 4.2 \text{ V}$ ,  $I_{CHG} = 100 \text{ mA}$ 



Figure 7. VSYS Accuracy vs. Temperature,  $V_{VBUS} = 5.5 V$ 



Figure 8. ISOFET Resistor vs. Battery Voltage



Figure 9. Charge Current vs. Input  $V_{VBUS}$ ,  $I_{CHG} = 300 \text{ mA}$ 



Figure 10.  $V_{TRM}$  vs. Temperature,  $V_{TRM} = 4.2 \text{ V}$ 



Figure 11. ADC Voltage Sense Accurarcy vs. Temperature, V<sub>VBUS</sub> = 0 V



Figure 12. Buck Efficiency vs. Output Current,  $V_{VIN1} = 3.8 \text{ V}$ , PWM Mode



Figure 13. Charge Current vs. Temperature, I<sub>CHG</sub> = 100 mA



Figure 14. Buck Boost Efficiency vs. Output Current,  $V_{VIN2} = 3.8 \text{ V}$ 



Figure 15. Buck Efficiency vs. Output Current,  $V_{VIN1} = 3.8 V$ , Hysteresis Mode



Figure 16. Buck Output vs. Temperature



Figure 17. Battery Undervoltage Threshold vs. Temperature, BAT\_UV = 2.5 V



Figure 18. Battery Overvoltage Threshold vs. Temperature, BAT\_OV = 4.3 V



Figure 19. Buck Boost Output vs. Temperature



Figure 20. Battery Overdischarge Current Threshold vs. Temperature,  $V_{\text{ISOB}} = 3.8 \text{ V}$ 



Figure 21. Battery Overcharge Current Threshold vs. Temperature,  $V_{ISOB} = 3.8 \text{ V}$ 



Figure 22. ISOB Quiescent Current vs. Temperature



Figure 23. ISOB Quiescent Current vs. Temperature



Figure 24. ISOB Quiescent Current vs. Temperature, Fuel Gauge Sleep Mode Enabled, Battery Protection Enabled, Buck Enabled, Buck Boost Enabled



Figure 25. VBUS Quiescent Current vs. Temperature

#### **TYPICAL WAVEFORMS**



Figure 26. Charge Startup,  $V_{VBUS} = 5 V$ ,  $V_{ISOB} = 3.8 V$ ,  $I_{ILIM} = 200 \text{ mA}$ ,  $I_{CHG} = 100 \text{ mA}$ 



Figure 27. USB Connect and Start Charge,  $V_{VBUS} = 5 V$ ,  $V_{ISOB} = 3.8 V$ ,  $I_{CHG} = 100 \text{ mA}$ 



Figure 28. VSYS Load Transient,  $I_{VSYS} = 50 \text{ mA}$  to 300 mA



Figure 29. Battery Detection Waveform



Figure 30. USB Disconnect and End Charge,  $V_{VBUS} = 5$  V,  $V_{ISOB} = 3.8$  V,  $I_{CHG} = 100$  mA



Figure 31. Adaptive Charge Current, VADPICHG[2:0] = 4.6 V,  $V_{VBUS}$  = 5 V with 10  $\Omega$  Impedance,  $I_{CHG}$  = 100 mA



Figure 32. Battery Overvoltage Protection Waveform, V<sub>VBUS</sub> = 5 V, OV\_CHG = 4.3 V, DGT\_OV\_CHG = 0.5 sec



Figure 33. Battery Undervoltage Protection Waveform,  $V_{VBUS} = 0 V$ ,  $UV_DISCH = 2.5 V$ ,  $DGT_UV_DISCH = 30 ms$ 



Figure 34. Battery Discharge Overcurrent Waveform,  $V_{VBUS} = 0 \text{ V}, V_{ISOB} = 3.8 \text{ V}, OC\_DISCH = 100 \text{ mA}, DGT\_OC\_DISCH = 10 \text{ ms}$ 



Figure 35. Battery Charge Overcurrent Waveform,  $V_{VBUS} = 5 V$ ,  $V_{ISOB} = 3.8 V$ , OC\_CHG = 150 mA, DGT\_OC\_CHG = 10 ms



Figure 36. Buck Steady Hysteresis Waveform, Hysteresis Mode,  $V_{VIN2} = 3.8 \text{ V}$ ,  $V_{OUT1} = 1.2 \text{ V}$ , Buck Output Current ( $I_{OUT1}$ ) = 1 mA



Figure 37. Buck Steady PWM Waveform, PWM Mode,  $V_{VIN1} = 3.8 \text{ V}, V_{OUT1} = 1.2 \text{ V}, I_{OUT1} = 1 \text{ mA}$ 



Figure 38. Buck Output Soft Start, Set EN\_BUCK High, PWM Mode,  $V_{VINI} = 3.8 \text{ V}$ ,  $V_{OUTI} = 1.2 \text{ V}$ , PGOOD1 Mask to VOUT1,  $I_{OUTI} = 1$  mA, SS1 = 8 ms



Figure 39. Buck Stop Function Waveform,  $V_{VIN1} = 3.8 \text{ V}$ ,  $V_{OUT1} = 1.2 \text{ V}$ , Hysteresis Mode, PGOOD1 Mask to VOUT1, STP\_BUCK = 1 Bit



Figure 40. Buck Output Transient Waveform,  $V_{VIN1}=3.8~V$ ,  $V_{OUT1}=1.2~V$ ,  $I_{OUT1}=1~mA$  to 100 mA, PWM Mode



Figure 41. Buck Output Transient Waveform,  $V_{VIN1} = 3.8 \text{ V}$ ,  $V_{OUT1} = 1.2 \text{ V}$ ,  $I_{OUT1} = 1 \text{ mA to } 100 \text{ mA}$ , Hysteresis Mode



Figure 42. Buck Boost Output Soft Start Waveform,  $V_{VIN2} = 3.8 \text{ V}$ ,  $V_{OUT2} = 5 \text{ V}$ ,  $BUCKBST\_SS[0:1] = 8 \text{ ms}$ ,  $Buck Boost Output Current (<math>I_{OUT2}$ ) = 1 mA, PGOOD2 Mask to VOUT2



Figure 43. Buck Boost Steady Waveform,  $V_{VIN2} = 3.8 \text{ V}$ ,  $V_{OUT2} = 5 \text{ V}$ ,  $I_{OUT2} = 1 \text{ mA}$ 



Figure 44. Buck Boost Stop Function Waveform,  $V_{VIN2} = 3.8 \text{ V}$ ,  $V_{OUT2} = 5 \text{ V}$ , PGOOD2 Mask to VOUT2,  $STP\_BUCKBST = 1$  bit



Figure 45. Buck Boost Output Transient Waveform,  $V_{VIN2} = 3.8 \text{ V}$ ,  $V_{OUT2} = 3.3 \text{ V}$ ,  $I_{OUT2} = 1 \text{ mA to } 50 \text{ mA}$ 



Figure 46.  $\overline{RESET}$  Output and VOUT1,  $V_{ISOB} = 3.8 \text{ V}$ ,  $V_{OUT1} = 1.2 \text{ V}$ ,  $RESET\_TIME = 200 \text{ ms}$ , PGOOD1 Mask to VOUT1



Figure 47.  $\overline{MR}$  Press to Trigger Interrupt and  $\overline{RESET}$ , EN\_WD\_INT = 1 bit, RESET\_TIME = 200 ms



Figure 48. Press  $\overline{MR}$  >12 sec to Enter Shipment Mode, EN\_MR\_SD = 1 bit, ENSD Pin is High



Figure 49. Press MR to Exit Shipment Mode, ENSD Pin is High

#### THEORY OF OPERATION

#### **BATTERY CHARGER**

#### **Charger Introduction**

The ADP5360 integrates a fully I<sup>2</sup>C-programmable charger for single cell Li-Ion/Li-Poly batteries suitable for a wide range of portable applications.

The linear charger architecture enables up to 500 mA of output current on the system power supply and up to 320 mA of charge current into the battery from a dedicated charger.

The charger of the ADP5360 operates from an input voltage up to 6.8 V, but is tolerant of voltages up to 20 V to alleviate the concern of USB bus spiking during disconnection or connection scenarios.

The ADP5360 features an internal FET between the linear charger output and the battery node to permit battery isolation and system powering in a dead battery or no battery scenario, which allows for immediate system function when connected to a USB power supply.

The charger of the ADP5360 enables charging via the mini VBUS pin (F6 pin) from a wall charger, car charger, or USB host port. Based on the type of USB source, which is detected by an external USB detection device, the ADP5360 can be set to apply the proper current limit for optimal charging and USB compliance. The USB charger permits correct operation under all USB compliant sources including wall chargers, host chargers, hub chargers, and standard hosts and hubs.

A processor controls the USB charger using the I<sup>2</sup>C to program the charging current and numerous other parameters, including:

- Trickle charge current level and voltage threshold.
- Fast charge (constant current) current level.
- Fast charge (constant voltage) termination voltage level.
- Fast charge safety timer period.
- Weak battery threshold detection.
- End of charge current level for charge completion.
- Recharge voltage threshold.
- VBUS input current limit.

#### Input Current Limit and USB Compatibility

The VBUS input current limit can be programmed via an internal I $^2$ C ILIM register from 50 mA to 500 mA, ensuring compatibility with different requirements. An external resistor from the ILIM pin to ground can also set the input current limit as the default. Floating the ILIM pin activates the register default value when powering up.

Table 10. VBUS Input Current-Limit Default Set with ILIM Pin

| 1 111                            |           |
|----------------------------------|-----------|
| Register                         | ILIM (mA) |
| $R_{ILIM} = 100 \text{ k}\Omega$ | 50        |
| $R_{ILIM} = 68 \text{ k}\Omega$  | 100       |
| $R_{ILIM} = 47 \text{ k}\Omega$  | 150       |
| $R_{ILIM} = 36 \text{ k}\Omega$  | 200       |
| $R_{ILIM} = 27 \text{ k}\Omega$  | 250       |
| $R_{ILIM} = 20 \text{ k}\Omega$  | 300       |
| $R_{ILIM} = 15 \text{ k}\Omega$  | 400       |
| $R_{ILIM} = 10 \text{ k}\Omega$  | 500       |

The current limit defaults to 100 mA to allow compatibility with a USB host or hub that is not configured. To protect the USB port, this input current limit resets to a default value of 100 mA during every cycle power on the VBUS pin.

When the input current-limit feature is used, it is possible that the available input current is too low for the charger to meet the programmed charging current ( $I_{CHG}$ ), and the rate of charge is reduced. In this case, the VBUS\_ILIM flag is set.

The VBUS\_OK bit is set when the V<sub>VBUS</sub> voltage is between 3.9 V and 6.8 V and the charger is ready to start charging.

#### Trickle Charge Mode

A deeply discharged Li-Ion cell can exhibit a low cell voltage, making it unsafe to charge the cell at high current rates. The ADP5360 charger uses a trickle charge mode to raise the cell voltage to a safe level for fast charging. A cell with a voltage lower than  $V_{\text{TRK\_DEAD}}$  charges with the trickle mode current ( $I_{\text{TRK\_DEAD}}$ ). During trickle charge mode, the CHARGER\_STATUS register is set.

During trickle charging, the VSYS node is regulated to  $V_{SYS\_REG}$  by the linear regulator. The battery isolation FET is off, therefore the battery is isolated from the system power supply. The  $V_{SYS\_REG}$  output voltage is shown in Table 11.

Table 11. V<sub>SYS\_REG</sub> Output Voltage

|                                 | V <sub>SYS_REG</sub> (V)                              |                                   |  |  |  |
|---------------------------------|-------------------------------------------------------|-----------------------------------|--|--|--|
| V <sub>TRM</sub> Setting        | $V_{\text{SYSTEM}} = V_{\text{TRM}} + 200 \text{ mV}$ | $V_{\text{SYSTEM}} = 5 \text{ V}$ |  |  |  |
| $V_{TRM} \le 4.26 \text{ V}$    | 4.4 V                                                 | 5 V                               |  |  |  |
| $4.26V < V_{TRM} \le 4.36V$     | 4.5 V                                                 | 5 V                               |  |  |  |
| $4.36  V < V_{TRM} \le 4.46  V$ | 4.6 V                                                 | 5 V                               |  |  |  |
| $4.46  V < V_{TRM} \le 4.56  V$ | 4.7 V                                                 | 5 V                               |  |  |  |
| $4.56  V < V_{TRM} \le 4.66  V$ | 4.8 V                                                 | 5 V                               |  |  |  |

When the  $V_{VBUS}$  voltage is lower than the  $V_{SYS\_REG}$  set value, the VSYS node voltage cannot be regulated, which impacts the charged current (see Figure 9).

#### Trickle Charge Mode Timer

The duration of trickle charge mode is monitored to ensure the battery revives from the deeply discharged state. If trickle charge mode runs for longer than  $t_{\text{TRK}}$  without the cell voltage reaching  $V_{\text{TRK\_DEAD}}$ , a fault condition is assumed, and charging stops. The battery isolation FET turns off, and the VSYS node is regulated to  $V_{\text{SYS\_REG}}$  by the linear regulator. The fault condition asserts on the CHARGER\_STATUS register, allowing the user to initiate the fault recovery procedure specified in the Fault Recovery section.

#### Weak Charge Mode (Constant Current)

When the battery voltage exceeds  $V_{TRK\_DEAD}$  but is less than  $V_{WEAK}$ , the charger switches to the weak charge mode, and the VSYS node is regulated to  $V_{SYS\_REG}$  by the battery isolation FET.  $V_{SYSTEM} = 5 \text{ V}$  is not active on the output of  $V_{SYS\_REG}$  during charge mode.

During weak charge mode, the battery is charged with programmed  $I_{CHG}$  from the VSYS node through the isolation FET and the trickle current  $I_{TRK\_DEAD}$ . Due to the VBUS input current limit, the real charge current  $I_{CHG}$  from the VSYS node may be less than the programmed value. System load can share the current from the VSYS node. However, the trickle current  $I_{TRK\_DEAD}$  always charges the battery during weak charge mode.

#### Fast Charge Mode (Constant Current)

When the battery voltage exceeds  $V_{WEAK}$ , the charger switches to fast charge mode, charging the battery with the  $I_{CHG}$ . The  $I_{CHG}$  can be programmed by Register 0x04, ICH[4:0], set via  $I^2C$ . During fast charge mode (constant current), the CHARGER\_STATUS register is set. The default  $I_{CHG}$  value can be set by the external resistor ( $R_{ICS}$ ) from the ICS pin to ground. Floating the ICS pin activates the register default value when powering up.

Table 12. Charge Current Default Set Using the ICS Pin

| Register                        | I <sub>CHG</sub> (mA) |
|---------------------------------|-----------------------|
| $R_{ICS} = 100 \text{ k}\Omega$ | 10                    |
| $R_{ICS} = 68 \text{ k}\Omega$  | 50                    |
| $R_{ICS} = 47 \text{ k}\Omega$  | 80                    |
| $R_{ICS} = 36 \text{ k}\Omega$  | 100                   |
| $R_{ICS} = 27 \text{ k}\Omega$  | 150                   |
| $R_{ICS} = 20 \text{ k}\Omega$  | 200                   |
| $R_{ICS} = 15 \text{ k}\Omega$  | 250                   |
| $R_{ICS} = 10 \text{ k}\Omega$  | 300                   |

During constant current mode, other features can prevent the  $I_{\text{CHG}}$  from reaching the full programmed value. Input current limiting for USB compatibility can affect the value of  $I_{\text{CHG}}$  under certain operating conditions. The voltage on VSYS is regulated to stay at  $V_{\text{SYS\_REG}}$  by the battery isolation FET.  $V_{\text{SYSTEM}} = 5 \text{ V}$  is not active on the output of  $V_{\text{SYS\_REG}}$  during charge mode.

The ADP5360 features a dynamic charge current that is adaptive when the input VBUS voltage drops too much due to possible high internal impedance. The dynamic charge current monitors the VBUS voltage and reduces the charge current level

when the VBUS voltage falls lower than the threshold, which can be programed by I<sup>2</sup>C. When the charge current adapts due to the VBUS voltage level, the ADPICHG status bit is set high. This feature is disabled by default and can be enabled by the I<sup>2</sup>C setting.

#### Fast Charge Mode (Constant Voltage)

As the battery charges, the voltage rises and approaches the termination voltage ( $V_{TRM}$ ). The ADP5360 charger monitors the voltage on the BSNS pin to determine when charging ends. However, the internal impedance of the battery pack combined with PCB and other parasitic series resistances creates a voltage drop between the sense point at the BSNS pin and the cell terminal. To compensate for this voltage drop and ensure a fully charged cell, the ADP5360 enters a constant voltage (CV) charge mode when the BSNS voltage reaches termination voltage. The ADP5360 reduces charge current gradually as the cell continues to charge, maintaining a voltage of  $V_{TRM}$  on the BSNS pin. During fast charge mode (CV), the CHARGER\_STATUS register is set.

#### Fast Charge Mode Timer

The duration of fast charge mode is monitored to ensure that the battery is charging correctly. If the fast charge mode runs for longer than  $t_{\text{CHG}}$  without the voltage at the BSNS pin reaching  $V_{\text{TRM}}$ , a fault condition is assumed, charging stops, the battery isolation FET turns off, and the VSYS node is regulated to  $V_{\text{SYS\_REG}}$  by the linear regulator. A fault condition asserts on the CHARGER\_ STATUS register, allowing the user to initiate the fault recovery procedure specified in the Fault Recovery section.

If the fast charge mode runs for longer than  $t_{CHG}$ , and  $V_{TRM}$  has been reached on the BSNS pin but the charge current has not yet fallen lower than  $I_{END}$ , charging stops by turning off the battery isolation FET. The linear regulator still works, and the VSYS node is regulated to  $V_{SYS\_REG}$ . No fault condition is asserted in this circumstance, and the ADP5360 attains charge complete status.

#### **Safety Timer**

If the watchdog timer (see the Watchdog Timer section for more information) expires while in charger mode, the ADP5360 charger initiates the safety timer ( $t_{SAFE}$ ). Charging continues for a period of  $t_{SAFE}$ , then stops by turning off the battery isolation FET and setting the CHARGER\_STATUS register.

#### **Charge Complete**

The ADP5360 charger monitors the charging current while in CV fast charge mode. When EN\_TEND is low, the current falls lower than  $I_{\text{END}}$  for  $t_{\text{DG}}$  deglitch time, and the charger is stopped by turning the battery isolation FET off. The system voltage is maintained at  $V_{\text{SYS\_REG}}$  by the linear regulator and sets the CHG\_CMPLT flag. When EN\_TEND is set to high, the charging current falls lower than  $I_{\text{END}}$  for another  $t_{\text{END}}$  time, and the charger is stopped and sets the CHG\_CMPLT flag.

#### Recharge

After the detection of charge is complete and the battery isolation FET turns off, the ADP5360 charger still monitors the BSNS pin.

If the BSNS pin voltage falls to  $V_{\text{RCH}}$ , the charger reactivates. Under most circumstances, triggering the recharge threshold results in the charger starting in fast charge mode.

#### **Battery Charging Enable/Disable**

To enable the ADP5360 charging function, set the I²C EN\_CHG bit high or pull the ENCHG pin high. The hardware ENCHG pin is logically ORèd with Register 0x07, ENCHG bit. If the charger is disabled, the linear regulator remains on and regulates the VSYS voltage to  $V_{\text{SYS\_REG}}$ . The battery isolation FET turns off, and the linear regulator provides the power for the system.

#### **BATTERY ISOLATION FET**

The ADP5360 charger features an integrated battery isolation FET for power path control and battery protection. The battery isolation FET isolates a deeply discharged Li-Ion cell from the system power supply in both trickle and fast charge modes, therefore allowing the system to be powered at all times. The battery isolation FET maintains the V<sub>SYS\_REG</sub> voltage on the VSYS pin.

When VBUS is lower than  $V_{\text{VBUS\_OK}}$ , the battery isolation FET is in full conducting status.

The battery isolation FET supplements the battery to support high current functions on the system power supply when VBUS current is limited.

When the voltage on VSYS drops lower than ISOB, the battery isolation FET enters full conducting mode.

#### **BATTERY DETECTION**

#### **Battery Level Detection**

The ADP5360 charger features a battery detection mechanism to detect an absent battery. The charger actively sinks and sources current into the ISOB node when it begins to charge and voltage vs. time is detected. The sink phase detects a charged battery whereas source phase detects a discharged battery.

The sink phase (see Figure 50) sinks  $I_{SINK}$  current from the ISOB pin and BSNS pin for typically 330 ms. If the BSNS pin is lower than  $V_{BATL}$  when the 330 ms timer expires, the charger starts the source phase. If the BSNS pin exceeds the  $V_{BATL}$  voltage when the 330 ms timer expires, the charger begins a new charge cycle.

The source phase sources  $I_{SOURCE}$  current to the ISOB pin or the BSNS pin for typically 330 ms. If the BSNS pin exceeds  $V_{BATH}$  before the 330 ms timer expires, it is assumed that no battery is present. If the BSNS pin does not exceed the  $V_{BATH}$  voltage when the 330 ms timer expires, it is assumed that a battery is present, and the charger begins a new charge cycle.



#### **BATTERY TEMPERATURE**

#### **Battery Pack Thermistor Input**

The ADP5360 charger features battery pack temperature sensing that precludes charging when the battery pack temperature is outside of the specified range. The THR pin provides three programmable current sources: 60  $\mu A$ , 12  $\mu A$ , and 6  $\mu A$ . Accordingly, the THR pin supports 10  $k\Omega$ , 47  $k\Omega$ , and 100  $k\Omega$  negative temperature coefficient (NTC) resistors at 25°C. The THR pin is connected directly to the battery pack thermistor terminal.

When the THR function is enabled, the THR node voltage is sensed by the ADC and can be read in the 12-bit registers, THR\_V\_HIGH and THR\_V\_LOW. Calculate the external thermistor value (R<sub>NTC</sub>) using the following equation:

$$R_{NTC} = \frac{THR - V}{60 \,\mu\text{A}}$$

where:

*THR\_V* is ADC readback from the THR\_V\_HIGH and THR\_V\_LOW registers.

 $60 \mu A$  is selected by the THR pin source current.

The battery temperature can be achieved by knowing the  $R_{\mbox{\scriptsize NTC}}$ 

When  $V_{VBUS}$  is higher than  $V_{VBUS\_OK\_RISE}$ , the THR function is forced to enable for the charger control requirement. The update

rate is 1 second. When  $V_{VBUS}$  is lower than  $V_{VBUS\_OK\_RISE}$ , set the EN\_THR bit (Register 0x0A) high to enable the THR function. The THR node voltage update rate is slowed to 30 seconds to save quiescent current.

If the battery pack thermistor is not connected directly to the THR pin, a 100 k $\Omega$  (tolerance ±20%) dummy resistor must be connected between the THR pin and the AGND1 and AGND2 pins. Leaving the THR pin open results in a false detection of a <0°C battery temperature, and charging is disabled.

The ADP5360 charger monitors the voltage on the THR pin and suspends charging if the voltage is less than 0°C or higher than 60°C. For temperatures greater than 0°C and for temperatures lower than 60°C, the THR\_STATUS register is set accordingly.

#### JEITA Li-Ion Battery Temperature Charging Specification

The charge of the ADP5360 is compliant with the JEITA Li-Ion battery charging temperature specifications as shown in Table 13.

The JEITA function can be enabled via the I<sup>2</sup>C interface. When the ADP5360 detects a JEITA cool condition, the charging current is reduced as shown in Table 14.

When the ADP5360 identifies a hot or cold battery condition, the battery isolation FET turns off. The battery isolation FET in the ADP5360 is linear regulated at  $V_{\text{SYS\_REG}}$  and provides power for the system.

Table 13. JEITA Li-Ion Battery Charging Specification Defaults

| Parameter                        | Symbol                  | Conditions                                                                                                                            | Min | Max | Unit |
|----------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|
| JEITA Cold Temperature Limits    | I <sub>JEITA_COLD</sub> | No battery charging occurs.                                                                                                           |     | 0   | °C   |
| JEITA Cool Temperature Limits    | IJEITA_COOL             | Battery charging occurs at approximately 50% or 10% of programmed level. See Table 14 for specific charging current reduction levels. | 0   | 10  | °C   |
| JEITA Typical Temperature Limits | I <sub>JEITA_TYP</sub>  | Normal battery charging occurs at default and programmed levels.                                                                      | 10  | 45  | °C   |
| JEITA Warm Temperature Limits    | I <sub>JEITA_WARM</sub> | Battery termination voltage (V <sub>TRM</sub> ) is reduced by 100 mV from programmed value.                                           | 45  | 60  | °C   |
| JEITA Hot Temperature Limits     | I <sub>JEITA_HOT</sub>  | No battery charging occurs.                                                                                                           | 60  |     | °C   |

**Table 14. JEITA Reduced Charge Current Levels** 

| Table 14. JETTA Reduced Charge | JEITA Cool Temperature Limit—Reduc | ed Charge Current Levels |
|--------------------------------|------------------------------------|--------------------------|
|                                |                                    | ICHG JEITA (mA)          |
| ICHG[4:0] (mA)                 | ILIM_JEITA_COOL = 0                | ILIM_JEITA_COOL = 1      |
| 00000 = 10                     | 10                                 | 10                       |
| 00001 = 20                     | 10                                 | 10                       |
| 00010 = 30                     | 10                                 | 10                       |
| 00011 = 40                     | 20                                 | 10                       |
| 00100 = 50                     | 20                                 | 10                       |
| 00101 = 60                     | 30                                 | 10                       |
| 00110 = 70                     | 30                                 | 10                       |
| 00111 = 80                     | 40                                 | 10                       |
| 01000 = 90                     | 40                                 | 10                       |
| 01001 = 100                    | 50                                 | 10                       |
| 01010 = 110                    | 50                                 | 10                       |
| 01011 = 120                    | 60                                 | 10                       |
| 01100 = 130                    | 60                                 | 10                       |
| 01101 = 140                    | 70                                 | 10                       |
| 01110 = 150                    | 70                                 | 20                       |
| 01111 = 160                    | 80                                 | 20                       |
| 10000 = 170                    | 80                                 | 20                       |
| 10001 = 180                    | 90                                 | 20                       |
| 10010 = 190                    | 90                                 | 20                       |
| 10011 = 200                    | 100                                | 20                       |
| 10100 = 210                    | 100                                | 20                       |
| 10101 = 220                    | 110                                | 20                       |
| 10110 = 230                    | 110                                | 20                       |
| 10111 = 240                    | 120                                | 20                       |
| 11000 = 250                    | 120                                | 30                       |
| 11001 = 260                    | 130                                | 30                       |
| 11010 = 270                    | 130                                | 30                       |
| 11011 = 280                    | 140                                | 30                       |
| 11100 = 290                    | 140                                | 30                       |
| 11101 = 300                    | 150                                | 30                       |
| 11110 = 310                    | 150                                | 30                       |
| 11111 = 320                    | 160                                | 30                       |

#### **Battery Charger Operational Flow Chart**



Figure 51. Charger Operational Flowchart

#### **BATTERY FUEL GAUGE**

#### **General Description**

The ADP5360 Li-Ion battery fuel gauge is optimized through a hybrid algorithm to indicate battery remaining capacity. The battery fuel gauge runs through a coulomb counter and is voltage-based between 0% to 100%. The battery fuel gauge uses a 12-bit ADC to measure battery node voltage and battery current. State of charge is calculated with a model integrated in the ADP5360. The ten open-circuit battery values and battery capacity are based on the battery characterization written to the register of the

ADP5360 and used for state of charge calculation. The sense current information, the battery capacity value, the continuous load current, and the big voltage drop all determine the state of charge change rate. The fuel gauge operates as a coulomb counter with high accuracy calculation when high continuous load current is applied. When the battery voltage reaches terminal voltage and charging is complete, the battery fuel gauge indicates 100% for battery capacity.

When the state of charge data is lower than the SOC\_LOW\_TH configuration, the interrupt asserts, and the SOCLOW\_INT bit is set high as long as the low state of charge interrupt feature is allowed.

#### **Operation Mode**

The ADP5360 fuel gauge default is a shutdown mode that provides extremely low standby current consumption from the battery. After the fuel gauge function is enabled, the state of charge is initialized and calculates first data only according to the battery voltage. There are two operation modes that can be selected: active mode and sleep mode. The fuel gauge operation mode selection is controlled by the  $\rm I^2C$ .

During active mode, the battery state of charge is updated every ten seconds, and the battery voltage and instant current ( $I_{\rm INS}$ ) are sampled every second. The new mapping state of charge compares to the last state of charge value and then updates using the adaptive state of charge limit. According to the sense current and input battery capacity, the ADP5360 calculates the state of charge limit for a state of charge update each cycle.

During sleep mode, the state of charge update cycle is one minute long, and voltage and current are sampled every 7.5 sec. During this mode, the 12-bit ADC uses intervals and shutdown mode to save as much quiescent current as possible. Table 14 shows the fuel gauge quiescent current, ADC sample rate, and state of charge update rate. When the sense current is higher than the sleep current threshold setting (Register SLP\_CURR) the ADP5360 fuel gauge exits sleep mode and enters active mode automatically.

#### **Battery Capacity Adjustment with Aging**

The ADP5360 features record total battery charged energy reporting when the device powers up, which allows estimation of the battery aging.

The 12-bit register BAT\_SOCACM accumulates increased state of charge during every charge cycle. For example, the state of charge increases from 20% to 80% during charging, and the BAT\_SOCACM adds 60 points. 100 points indicates one full charge cycle.

When the BAT\_SOCACM increases and reaches 4096 points, and the battery has complied near to 41 full charges, then the

BAT\_SOCACM register overflows and clears. The interrupt SOCACM\_INT immediately asserts, and the system can adjust the BATCAP register manually or select automatic adjustment by setting the EN\_BATCAP\_AGE bit high. When selecting the battery aging automatic adjustment function, the battery capacity reduction proportion can be programmed by the BATCAP\_AGE register. When this battery capacity aging automatic adjustment function is enabled, the BATCAP register cannot be rewritten, because it is automatically adjusted by the ADP5360.

#### **Battery Capacity Adjustment with Temperature**

The Li-Ion battery capacity depends on the ambient operation temperature. The ADP5360 automatically adjusts the battery capacity calculation value based on temperature variation when setting the EN\_BATCAP\_TEMP bit high. The temperature information comes from the THR node voltage sense, so the battery THR function must be active and the EN\_THR bit set high.

The battery capacity calculation value adjustment proportion can be programed by Register BATCAP\_TEMP, and it decreases with the temperature rise. This battery capacity adjustment is only effective when the THR node voltage senses the corresponding range of Temp\_High\_45 to Temp\_Low\_0 (see Figure 52).



Figure 52. Battery Capacity Adjustment by Temperature in Fuel Gauge

**Table 15. Fuel Gauge Operating Mode** 

| Operation Mode | Quiescent Current (Typical), (μΑ) | ADC Sample Rate (sec) | State of Charge Update Rate |
|----------------|-----------------------------------|-----------------------|-----------------------------|
| Sleep          | 0.2                               | 7.5                   | 1 min                       |
|                |                                   | 15                    | 4 min                       |
|                |                                   | 30                    | 8 min                       |
|                |                                   | 60                    | 16 min                      |
| Active         | 3.5                               | 1                     | 10 sec                      |

#### Flowchart of State of Charge Calculation



Figure 53. Fuel Gauge Algorithm Flowchart

#### **BATTERY PROTECTION**

The ADP5360 features a full battery protection feature for Li-Ion and Li-Poly batteries. The battery protection is enabled by default after the voltage of the ISOB pin rises higher than  $V_{\rm UVLO}$  and exits from shipment mode. The ADP5360 supports the following faults protections:

- Undervoltage protection when the battery overdischarges.
- Overdischarge current protection.
- Overvoltage protection when the battery overcharges.
- Overcharge current protection.

When the BSNS pin voltage is lower than the battery undervoltage threshold after deglitch time, undervoltage protection is triggered, the isolation FET turns off and isolates all system load to the ISOB node, and the BAT\_UV\_STAT bit is set high to indicate the battery status and fault register assertion. During undervoltage protection, the charger allows charge to the battery if the Register 0x11, EN\_CHGLB bit is set high, and the charger exits undervoltage protection once the battery voltage is higher than the undervoltage threshold. The charger does not allow any charge for battery safety consideration if the Register 0x11, EN\_CHGLB bit is set low. The undervoltage threshold and response time can be selected by  $1^2$ C program.

When the battery discharge current going through the isolation FET increases and rises higher than the overcurrent threshold after deglitch time, the overcurrent protection is triggered, and the isolation FET turns off and isolates all system load to the ISOB node. This protection behavior can be selected to latch up protection mode or hiccup mode by setting the OC\_DIS\_HICCUP bit. In latch up protection mode, the isolation FET turns off and shuts down the VSYS output after retrying three times. When the fault is removed, clearing the fault register or a VBUS power reset can recover normal operation. In hiccup protection mode, the isolation FET attempts to turn on after the typical 200 ms shutdown time until the system load fault is removed.

When battery overvoltage protection is triggered, the LDO FET is turned off, charging is stopped, and the LDO FET stays in suspend status. The isolation FET is selectable and can be turned off or kept turned on during the protection.

When the battery overcharge current is triggered, the LDO FET is turned off, charging is stopped, and the LDO FET stays in suspend status. The isolation FET is also turned off and shuts down the VSYS output. If selecting the latch up overcharge protection mode, the charger remains in suspend status, and the battery does not allow charging after three retries. If selecting hiccup protection mode, the charger always attempts to restart charge until the charger fault is removed. Clearing the fault register or VBUS power reset can recover normal operation after the fault is removed.

All battery protection function selection must be done when the ADP5360 powers up. Do not change the battery protection function during battery fault.

#### **BUCK REGULATOR OPERATION**

#### **Operation Mode**

The ADP5360 has two operation modes, PWM mode and hysteresis mode, which can be controlled by the I<sup>2</sup>C program.

#### **PWM Mode**

In PWM mode, the buck regulator operates at a fixed 1 MHz frequency that is set by an internal oscillator. At the start of each oscillator cycle, the high-side MOSFET switch turns on and sends a positive voltage across the inductor. The inductor current increases until the current sense signal exceeds the peak inductor current threshold, which turns off the high-side MOSFET switch. This threshold is set by the error amplifier output. During the high-side MOSFET off time, the inductor current decreases through the low-side MOSFET until the next oscillator clock pulse starts a new cycle.

In PWM mode, the regulator can supply up to 500 mA of average output current. The regulator can provide lower voltage ripple in PWM mode, which is useful for noise sensitive applications.

#### **Hysteresis Mode**

In hysteresis mode, the buck regulator in the ADP5360 charges the output voltage to a higher value than the nominal output voltage with PWM pulses. The buck regulator charges the output voltage by regulating the constant peak inductor current, which can be programed by I²C. When the output sense signal exceeds the hysteresis upper threshold, the regulator enters standby mode. In standby mode, the high-side and low-side MOSFETs and the control circuitry are disabled to allow a low quiescent current as well as a high efficiency performance.

During standby mode, the output capacitor supplies energy into the load, and the output voltage decreases until it falls lower than the hysteresis comparator lower threshold. The buck regulator wakes up and generates the PWM pulses to charge the output again.

Because the output voltage occasionally enters standby mode and then recovers, the output voltage ripple in hysteresis mode is larger than the ripple in PWM mode. The varying switching frequency creates more noise in the system, so it is recommended to use PWM mode during charging status.

In hysteresis mode, the regulator output current is found using following equation:

 $I_{LOAD1\_HYS} = I_{PEAK1\_HYS}/2$ 

#### where:

 $I_{LOAD1\_HYS}$  is the regulator output current.  $I_{PEAK1\_HYS}$  is the inductor peak current.

The maximum regulator output current is 100 mA when the limitation of inductor peak current BUCK\_ILIM is set to 200 mA.

#### **Program Output Voltages**

The ADP5360 provides adjustable output voltage settings by connecting one resistor through the VID1 pin to the AGND1 and AGND2 pins. The VID detection circuitry works in the startup period, and the voltage ID code is sampled and held into the internal register and does not change until the next power recycle.

Table 16 lists the output voltage options by the VID1 pin configurations. The ADP5360 output voltage provides more output voltage options from 0.6 V to 3.75 V with a 50 mV step, which can be programmed by registers set via I<sup>2</sup>C. The output voltage also provides a fixed output voltage programmed via the factory fuse. In this condition, connect the VID pin to the VIN1 pin.

For the output voltage settings, the feedback resistor divider is built into the ADP5360, and the feedback pin (FB1) must be tied directly to the output. An ultralow power voltage reference and an integrated high impedance feedback divider network contribute to the low quiescent current. Floating the VID1 pin activates the register default value when powering up.

Table 16. Output Voltage (VOUTI) Default Set Using VID1 Pin

| R <sub>VID1</sub> (kΩ)  | V <sub>OUT1</sub> (V) |
|-------------------------|-----------------------|
| R <sub>VID1</sub> = 100 | 3.3                   |
| $R_{VID1} = 68$         | 3.0                   |
| $R_{VID1} = 47$         | 2.8                   |
| $R_{VID1} = 36$         | 2.5                   |
| $R_{VID1} = 27$         | 1.8                   |
| $R_{VID1} = 20$         | 1.5                   |
| $R_{VID1} = 15$         | 1.2                   |
| R <sub>VID1</sub> = 10  | 1.0                   |

#### Enable/Disable

The ADP5360 includes a hardware enable pin (EN1). A logic high in the EN1 pin starts the buck regulator. Due to the low quiescent current design, it is typical for the regulator to start switching after a delay of a few milliseconds from when the EN1 pin is pulled high. Do not pull the EN1 pin high to the ISOB pin, as that can cause unexpected leakage current. It is recommended to pull the EN1 pin high to the VSYS pin with the resistor.

The I<sup>2</sup>C register bit EN\_BUCK can control the buck enable and disable, which is logically ANDed with the EN1 pin. For example, set the EN\_BUCK bit high, then use the EN1 pin control buck enable and disable. Alternatively, pull the EN1 pin high and then set the EN\_BUCK bit by I<sup>2</sup>C control.

#### **PGOOD Indication**

The ADP5360 register bit VOUT1OK indicates if the buck regulator work is appropriate or not. A logic high indicates that the output voltage of the buck regulator is higher than 90% (typical rising threshold) of the nominal output. When the regulated output voltage falls lower than 87% (typical falling threshold) of the nominal output, the bit VOUT1OK goes low.

The status indication of the VOUT1OK bit can be masked to the hardware pin output of the PGOOD1 pin or PGOOD2 pin by setting Register PGOODx\_MASK with the I<sup>2</sup>C.

#### Soft Start

The ADP5360 buck regulator has an internal soft start function that ramps up the output voltage in a controlled manner during startup, thereby limiting the inrush current. This feature prevents possible input voltage drops when a battery or a high impedance power source is connected to the input of the device. The default typical soft start time is 1 ms for the regulator. Other soft start times (8 ms, 64 ms, and 512 ms) can be programmed for ADP5360 by  $1^{2}$ C.

#### 100% Duty Cycle Operation

When the input voltage approaches the output voltage, the ADP5360 stops switching and enters 100% duty cycle operation. It connects the output via the inductor and the internal high-side power switch to the input. When the input voltage is charged again, and the required duty cycle falls to 95% typical, the buck immediately restarts switching and regulation without allowing overshoot on the output voltage.

#### **Active Discharge**

The ADP5360 integrates an optional discharge switch from the switching node to ground. This switch turns on when the associated regulator is disabled, which helps discharge the output capacitor quickly. The typical value of the discharge switch is 255  $\Omega$  for the regulator.

The active discharge feature can be enabled by setting the DISCHG\_BUCK bit high for the buck regulator.

#### **Current Limit**

The buck regulator in the ADP5360 has protection circuitry that limits the direction and the amount of current to a certain level that flows through the high-side MOSFET and the low-side MOSFET in cycle-by-cycle mode. The positive current limit on the high-side MOSFET limits the amount of current that can flow from the input to the output. The negative current limit on the low-side MOSFET prevents the inductor current from reversing direction and flowing out of the load.

#### **Short-Circuit Protection**

The buck regulator in ADP5360 includes frequency foldback to prevent current runaway on a hard short in PWM mode. When the output voltage at the feedback pin (FB1) falls lower than 50% of VOUT1 typical, indicating the possibility of a hard short at the output, the switching frequency is reduced to half of the internal oscillator frequency. The reduction in the switching frequency allows more time for the inductor to discharge, preventing a runaway of output current.

#### Stop Switching

The ADP5360 includes one STP pin, which can be configured as a stop pin to allow the user to temporarily stop the buck regulator switching.

When a logic high level is applied to the STP pin, the corresponding regulator is forced to stop the switching immediately. When a logic low level is applied to the pin, the regulator resumes the switching. Noted tens of nS delay time exists from when the STP signal goes high to when the switching fully stops.

The stop signal control is valid only when the regulator is enabled. Otherwise, the stop signal is ignored.

Using the stop signal for hysteresis mode can generate a PGOOD failure due to the slow transient response.

Set the STP\_BUCK bit low to disable the buck regulator stop switching feature.



Figure 54. STOPx Signal Diagram

#### **BUCK BOOST REGULATOR OPERATION**

#### **Operation Mode**

The buck boost regulators in the ADP5360 are synchronous with the current-mode switching regulators designed to maintain a fixed output voltage from an input supply VIN2 that can be greater than, equal to, or less than VOUT2.

The buck boost regulator works in hysteresis mode and regulates the output voltage to a slightly higher value than the target output voltage with switching pulses. When the output voltage increases until the output sense signal exceeds the hysteresis upper threshold, the regulator enters the sleep mode. In sleep mode, the high-side and low-side MOSFET and a majority of the control circuitry are disabled to allow a low quiescent current as well as high efficiency performance. During sleep mode, the output capacitor supplies the energy into the load, the output voltage decreases until it falls lower than the hysteresis comparator lower threshold, and the regulator wakes up and generates the switching pulses to charge the output again.

#### **Program Output Voltages**

The ADP5360 buck boost regulator provides output voltage options from 1.8 V to 2.9 V with 100 mV step, and 2.95 V to 5.5 V with 50 mV step, which can be programmed by Register 0x2C[5:0] set via  $I^2C$ . (See Table 62.) The buck boost

regulator also provides a fixed output voltage programmed via the factory fuse.

For the output voltage settings, the feedback resistor divider is built into the ADP5360. An ultralow power voltage reference and an integrated high impedance (50 M $\Omega$  typical) feedback divider network contribute to the low quiescent current.

#### Enable/Disable

The ADP5360 includes a hardware enable pin (EN2). A logic high in the EN2 pin starts the buck boost regulator. Due to the low quiescent current design, it is typical for the regulator to start switching after a delay of a few milliseconds from when the EN2 pin is pulled high. To avoid unexpected leakage current, do not pull high to the ISOB pin, and pull the EN2 pin high to the VSYS pin with the resistor.

The I<sup>2</sup>C register bit EN\_BUCKBST also can control buck boost enable and disable, which are logically ORed with the EN2 pin. For example, set the EN\_BUCKBST bit to low, then use the hardware EN2 pin to control buck boost enable and disable, or pull the EN2 pin low, and then set the EN\_BUCKBST bit using I<sup>2</sup>C control.

#### **PGOOD Indication**

The ADP5360 register bit VOUT2OK indicates if the buck boost regulator is working properly or not. A logic high indicates that the output voltage of the buck boost regulator is higher than 90% (typical rising threshold) of the nominal output. When the regulated output voltage falls lower than 87% (typical falling threshold) of the nominal output, the VOUT2OK bit goes low.

The VOUT2OK bit status indication can be masked to the PGOOD1 pin or PGOOD2 pin by setting the PGOODx\_MASK register with the I<sup>2</sup>C.

#### **Soft Start**

The ADP5360 buck boost regulator has an internal soft start function that ramps up the output voltage in a controlled manner upon startup, thereby limiting the inrush current. This feature prevents possible input voltage drops when a battery or a high impedance power source is connected to the input of the device. The default typical soft start time is 1 ms for the regulator. Other soft start times (8 ms, 64 ms, and 512 ms) can be programmed for the ADP5360 by  $\rm I^2C$ .

#### **Active Discharge**

The ADP5360 integrates an optional discharge switch from the output node to ground. This switch turns on when the associated regulator is disabled, which helps discharge the output capacitor quickly. The typical value of the discharge switch is 255  $\Omega$  for the regulator.

The active discharge feature can be enabled by setting the DISCHG\_BUCKBST bit high for buck boost regulator.

#### **Current-Limit Protection**

The buck boost regulators in the ADP5360 include peak currentlimit protection circuitry to limit the amount of positive current

flowing through the high-side MOSFET switch. The peak current limit on the power switch limits the amount of current that can flow from the input to the output. The programmable current-limit threshold feature allows for the use of small size inductors for low current applications.

The peak current limit threshold on the buck boost regulator can be programmed by Register 0x2B BUCKBST\_ILIM[2:0] via  $I^2C$ . Three-bit programmable options provide 100 mA to 800 mA of peak current limit with 100 mA step peak current threshold range. The regulator output current is found using the following equation:

 $I_{LOAD2} = V_{IN2} \times I_{PEAK2}/2(V_{IN2} + V_{OUT2})$ 

#### where:

 $I_{LOAD2}$  is the regulator output current.  $I_{PEAK2}$  is the inductor peak current.  $V_{IN2}$  is the regulator input voltage.  $V_{OUT2}$  is the output voltage.

The peak current limit is different than the average current limit in the battery input side. The average battery current is a factor in different elements including, but not limited to, the VIN/VOUT relationship, the inductance, switching frequency, and peak current limit threshold. The average battery current limit on each buck or buck boost regulator can be roughly calculated and predicted by these elements. However, the average current limit accuracy is difficult to guarantee due to variations in inductance and switching frequency. Therefore, a careful calculation must be taken if the input source is coming from weak battery, which usually has high output impedance.

#### **Stop Switching**

The stop feature also can configure the buck boost regulator with the STP pin input, which allows the user to temporarily stop the buck boost regulator switching.

When a logic high level is applied to the STP pin, the corresponding regulator is forced to stop the switching immediately. When a logic low level is applied to the pin, the regulator resumes the switching. There are tens of nS delay time from when the STP signal goes high to when the switching fully stops.

The stop signal control is valid only when the regulator is enabled, or else the stop signal is ignored.

Set the STP\_BUCKBST bit low to disable the buck boost regulator stop switching feature.

#### **SUPERVISORY**

#### **Reset Output**

The ADP5360 provides microprocessor supply voltage supervision by controlling the reset input of the microprocessor. When the monitored voltage falls lower than the associated threshold, the  $\overline{\text{RESET}}$  pin is asserted correspondingly. Asserting the  $\overline{\text{RESET}}$  pin quickly ensures that the entire system can be reset at once before any part of the system voltage falls lower than the recommended operating voltage. The default monitor voltage is the buck output voltage VOUT1 and can be selected as VOUT2 by the  $I^2\text{C}$  register program. The  $\overline{\text{RESET}}$  pin monitors both VOUT1 and VOUT2 when setting the VOUT1\_RST bit and VOUT2\_RST bit both high.

#### **Manual Reset Input**

The ADP5360 features a manual reset input. When driving the  $\overline{MR}$  pin low from high with deglitch time  $t_{DG}$ , the  $\overline{INT}$  pin asserts an interrupt if setting the EN\_MR\_INT bit high. When the  $\overline{MR}$  pin transitions from low to high, the  $\overline{RESET}$  pin output asserts and remains asserted for the duration of the reset timeout period before deasserting. The  $\overline{MR}$  input needs an external pull-up resistor to the VDD pin for logic high output. To generate a reset, connect an external push-button switch between the  $\overline{MR}$  pin and the ground. Noise immunity is provided on the  $\overline{MR}$  input, and fast transients going in a negative direction are ignored. A 0.1 μF capacitor between the  $\overline{MR}$  pin and ground provides additional noise immunity if required.



Figure 55. Manual Reset Timing Diagram

When driving the MR pin low for longer than a 12 sec time out, release the  $\overline{\text{MR}}$  pin. The ADP5360 shuts down all function blocks and enters shipment mode if Register 0x2D Bit 1 is set to enable shipment mode. Then, drive the  $\overline{\text{MR}}$  pin low for  $t_{SH}$  to exit shipment mode and restart the ADP5360 with default all register factory setting.

#### **Watchdog Timer**

The ADP5360 features a watchdog timer which monitors microprocessor activity. A timer circuit is cleared with every write to the RESET\_WD bit. If the timer counts through the preset watchdog timeout period ( $t_{WD}$ ), a  $\overline{RESET}$  output is asserted. The microprocessor must toggle the WDI register to avoid being reset.

When  $\overline{RESET}$  is asserted, the watchdog timer is cleared and does not count again until the  $\overline{RESET}$  output is deasserted. The watchdog timer can be disabled by setting Register 0x2D [2]EN\_WD via I²C. The watchdog timer is ignored when  $\overline{RESET}$  is not activated.

If the watchdog timer expires without being reset while in charger mode, the ADP5360 charger assumes there is a software problem and triggers the safety timer ( $t_{SAFE}$ ). For more information, see the Safety Timer section.

#### **SHIPMENT MODE**

The ADP5360 provides optional shipment mode as a default status after ISOB powerup. During shipment mode, most function blocks are shut down, and the ADP5360 achieves ultralow shutdown current. The ISOFET also turns off, and no VSYS output voltage helps the system under low quiescent current. Connect the ENSD pin to high to enable shipment mode when the ADP5360 is initially powering up. Connect the ENSD pin to low to disable shipment mode function.

To exit from shipment mode, the VBUS voltage goes higher than UVLO or drives the  $\overline{MR}$  pin low for  $t_{SH}$ . After exiting from shipment mode, set Register 0x36, Bit 0 to high or drive the  $\overline{MR}$ 

pin low for 12 sec if this function was enabled by setting Register 0x2D, Bit 1 to enter shipment mode again. All register values are refreshed to the default value when entering shipment mode.

<u>During</u> shipment mode, the PGOOD1 pin, PGOOD2 pin, and RESET pin have high output by default.

#### **FAULT RECOVERY**

Before performing fault recovery, ensure that the cause of the fault has been rectified.

To recover from a fault status, power off the VBUS pin or write the corresponding I<sup>2</sup>C register bit high.

#### THERMAL MANAGEMENT

#### Thermal Shutdown

The ADP5360 features a shutdown threshold detector. If the die temperature exceeds  $T_{SD}$ , all functions are disabled, and the TSD110 bit is set. The ADP5360 charger can be reenabled when the die temperature drops lower than the  $T_{SD}$  falling limit and the TSD110 bit is reset. To reset the TSD110 bit, write to the  $I^2C$  fault register, Register 0x0D, or cycle the power.

#### I<sup>2</sup>C INTERFACE

The ADP5360 includes an I<sup>2</sup>C-compatible serial interface to control the battery charging, fuel gauge, boost, and LED driver, and to readback the system status.

#### I<sup>2</sup>C ADDRESSES

The I<sup>2</sup>C chip default address 7-bit is 0x46. Different I<sup>2</sup>C addresses can be factory-programmable. Having different I<sup>2</sup>C address option helps to avoid I<sup>2</sup>C address conflict to other I<sup>2</sup>C slave chipsets in the system. For different I<sup>2</sup>C chip address requirements, contact the local Analog Devices sales or distribution representative.

#### **SDA AND SCL PINS**

The ADP5360 has two dedicated I<sup>2</sup>C interface pins, SDA and SCL. SDA is an open-drain line for receiving and transmitting data. SCL is an input line for receiving the clock signal. Pull up these pins to connect external input/output supply using external resistors.

Serial data is transferred on the rising edge of SCL. The read data is generated at the SDA pin in read mode.

The subaddress content selects which of the ADP5360 registers is written to first. The ADP5360 sends an acknowledgement to the master after the 8-bit data byte has been written (see Figure 56 for an example of the I<sup>2</sup>C write sequence to a single register).

The ADP5360 increments the subaddress automatically and

starts receiving a data byte at the next register until the master sends an I<sup>2</sup>C stop as shown in Figure 56.

#### **INTERRUPTS**

The ADP5360 provides an interrupt output ( $\overline{\text{INT}}$  pin) for an interrupt case. During normal operation, the  $\overline{\text{INT}}$  pin is pulled high (an external pull-up resistor is used). When an interrupt case occurs, the ADP5360 pulls the  $\overline{\text{INT}}$  pin low to alert the I²C host that an interrupt case has occurred.

Many different interrupt sources can trigger the  $\overline{\text{INT}}$  pin. By default, no interrupt sources are configured. To select one or more interrupt sources to trigger the  $\overline{\text{INT}}$  pin, set the corresponding bits to 1 in Register Charger\_Interrupt\_Enable and Register Buck\_Interrupt\_Enable.

When the INT pin is triggered, the corresponding bits in the Register Charger\_Interrupt\_Flag and Register Buck\_Interrupt\_Flag are set to 1. The interrupt case that triggered the INT pin can be read from Register Charger\_Interrupt\_Flag and Register Buck\_Interrupt\_Flag.

To clear an interrupt, write a 1 to the corresponding bit in Register Charger\_Interrupt\_Flag and Register Buck\_Interrupt\_Flag, or the power of the ADP5360 recycles. Reading the interrupt or writing a 0 to the bit does not clear the interrupt.



Figure 58. I<sup>2</sup>C Single Register Read Sequence



Figure 59. I<sup>2</sup>C Multiple Register Read Sequence

## **CONTROL REGISTER MAP**

Table 17. Register Map

| Address<br>(Hex) | Register<br>Name                                 | Bits  | Data 7        | Data 6                                   | Data 5    | Data 4            | Data 3                     | Data 2              | Data 1         | Data 0        |
|------------------|--------------------------------------------------|-------|---------------|------------------------------------------|-----------|-------------------|----------------------------|---------------------|----------------|---------------|
| 0x00             | Manufacture and Model ID                         | [7:0] |               | MANUF[3:0] MODEL[3:0]                    |           |                   |                            |                     | EL[3:0]        |               |
| 0x01             | Silicon<br>Revision                              | [7:0] |               | Not used REV[3:0]                        |           |                   |                            |                     |                |               |
| 0x02             | CHARGER_<br>VBUS_ILIM                            | [7:0] |               | VADPICHG[2:                              | :0]       | Not used          | VSYSTEM                    |                     | ILIM[2:0]      |               |
| 0x03             | CHARGER_<br>TERMINATION_<br>SETTING              | [7:0] |               | VTRM[5:0] ITRK_DEA                       |           |                   |                            |                     | DEAD[1:0]      |               |
| 0x04             | CHARGER_<br>CURRENT_<br>SETTING                  | [7:0] |               | IEND[2:0]                                |           |                   |                            | ICHG[4:0]           |                |               |
| 0x05             | CHARGER_<br>VOLTAGE_<br>THRESHOLD                | [7:0] | DIS_RCH       | VRC                                      | CH[1:0]   | VTRK_DI           | EAD[1:0]                   |                     | VWEAK[2:0      | ]             |
| 0x06             | CHARGER_<br>TIMER_<br>SETTING                    | [7:0] |               | N                                        | ot used   |                   | EN_TEND                    | EN_CHG_<br>TIMER    | CHG_TMR        | _PERIOD[1:0]  |
| 0x07             | CHARGER_<br>FUNCTION_<br>SETTING                 | [7:0] | EN_JEITA      | ILIM_<br>JEITA_<br>COOL                  | Not used  | OFF_ISOFET        | EN_LDO                     | EN_EOC              | EN_<br>ADPICHG | EN_CHG        |
| 0x08             | CHARGER_<br>STATUS1                              | [7:0] | VBUS_<br>OV   | ADPICHG                                  | VBUS_ILIM | Not               | used                       | CHARGER_STATUS[2:0] |                |               |
| 0x09             | CHARGER_<br>STATUS2                              | [7:0] | -             | THR_STATUS[2                             | 2:0]      | BAT_OV_<br>STATUS | BAT_UV_<br>STATUS          | BAT                 | _CHG_STATU     | JS[2:0]       |
| 0x0A             | BATTERY_<br>THERMISTOR_<br>CONTROL               | [7:0] | ITH           | R[1:0]                                   |           |                   | Not used EN_TI             |                     |                | EN_THR        |
| 0x0B             | THERMISTOR_<br>60C Threshold                     | [7:0] |               |                                          |           | TEMP_HIGH         | 1_60[7:0]                  |                     |                |               |
| 0x0C             | THERMISTOR_<br>45C Threshold                     | [7:0] |               |                                          |           | TEMP_HIGH         | ·1_45[7:0]                 |                     |                |               |
| 0x0D             | THERMISTOR_<br>10C Threshold                     | [7:0] |               |                                          |           | TEMP_LOW          | /_10[7:0]                  |                     |                |               |
| 0x0E             | THERMISTOR_<br>0C Threshold                      | [7:0] |               |                                          |           | TEMP_LOV          | V_0[7:0]                   |                     |                |               |
| 0x0F             | THR_VOLTAGE<br>Low                               | [7:0] |               |                                          |           | THR_V_LC          | DW[7:0]                    |                     |                |               |
| 0x10             | THR_VOLTAGE<br>High                              | [7:0] |               | N                                        | ot used   |                   |                            | THR_V_I             | HIGH[11:8]     |               |
| 0x11             | Battery<br>Protection<br>Control                 | [7:0] |               | Not used                                 |           | ISOFET_<br>OVCHG  | OC_DIS_<br>HICCUP          | OC_CHG_<br>HICCUP   | EN_<br>CHGLB   | EN_<br>BATPRO |
| 0x12             | Battery<br>Protection<br>Undervoltage<br>Setting | [7:0] | UV_DISCH[3:0] |                                          |           |                   | HYS_UV_DISCH[1:0] DGT_UV_I |                     | _DISCH[1:0]    |               |
| 0x13             | Battery<br>Protection<br>Overcharge<br>Setting   | [7:0] |               | OC_DISCH[2:0] Not used DGT_OC_DISCH[2:0] |           |                   |                            |                     | [2:0]          | Not used      |
| 0x14             | Battery<br>Protection<br>Overvoltage<br>Setting  | [7:0] |               | OV_CHG[4:0] HYS_OV_CHG[1:0]              |           |                   |                            |                     | DGT_OV_<br>CHG |               |

| Address<br>(Hex) | Register<br>Name                                         | Bits  | Data 7                | Data 6                  | Data 5                                      | Data 4             | Data 3           | Data 2          | Data 1                 | Data 0                |
|------------------|----------------------------------------------------------|-------|-----------------------|-------------------------|---------------------------------------------|--------------------|------------------|-----------------|------------------------|-----------------------|
| 0x15             | Battery<br>Protection<br>Charge<br>Overcharge<br>Setting | [7:0] |                       | OC_CHG[2:0              |                                             | DGT_OC_            | CHG[1:0]         |                 | Not used               |                       |
| 0x16             | V_SOC_0                                                  | [7:0] |                       |                         |                                             | V_SOC_             | 0[7:0]           |                 |                        |                       |
| 0x17             | V_SOC_5                                                  | [7:0] |                       |                         |                                             | V_SOC_             | 5[7:0]           |                 |                        |                       |
| 0x18             | V_SOC_11                                                 | [7:0] |                       |                         |                                             | V_SOC_1            | 11[7:0]          |                 |                        |                       |
| 0x19             | V_SOC_19                                                 | [7:0] |                       |                         |                                             | V_SOC_1            | 19[7:0]          |                 |                        |                       |
| 0x1A             | V_SOC_28                                                 | [7:0] |                       |                         |                                             | V_SOC_2            | 28[7:0]          |                 |                        |                       |
| 0x1B             | V_SOC_41                                                 | [7:0] |                       |                         |                                             | V_SOC_4            | 41[7:0]          |                 |                        |                       |
| 0x1C             | V_SOC_55                                                 | [7:0] |                       |                         |                                             | V_SOC_5            | 55[7:0]          |                 |                        |                       |
| 0x1D             | V_SOC_69                                                 | [7:0] |                       |                         |                                             | V_SOC_6            | 59[7:0]          |                 |                        |                       |
| 0x1E             | V_SOC_84                                                 | [7:0] |                       |                         |                                             | V_SOC_8            | 34[7:0]          |                 |                        |                       |
| 0x1F             | V_SOC_100                                                | [7:0] |                       |                         |                                             | V_SOC_1            | 00[7:0]          |                 |                        |                       |
| 0x20             | BAT_CAP                                                  | [7:0] |                       |                         |                                             | BAT_CA             | P[7:0]           |                 |                        |                       |
| 0x21             | BAT_SOC                                                  | [7:0] | Not used              |                         |                                             | В                  | AT_SOC[6:0]      |                 |                        |                       |
| 0x22             | BAT_<br>SOCACM_CTL                                       | [7:0] | BATCAF                | P_AGE[1:0]              | BATCAF                                      | P_TEMP[1:0]        | Not              | used            | EN_<br>BATCAP_<br>TEMP | EN_<br>BATCAP_<br>AGE |
| 0x23             | BAT_<br>SOCACM_H                                         | [7:0] |                       | BAT_SOCACM[11:4]        |                                             |                    |                  |                 |                        |                       |
| 0x24             | BAT_<br>SOCACM_L                                         | [7:0] |                       | BAT_SOCACM[3:0] Not use |                                             |                    |                  |                 | used                   |                       |
| 0x25             | VBAT_READ_H                                              | [7:0] |                       | VBAT_READ[12:5]         |                                             |                    |                  |                 |                        |                       |
| 0x26             | VBAT_READ_L                                              | [7:0] |                       |                         | VBAT_READ[4                                 | 4:0]               |                  |                 | Not used               |                       |
| 0x27             | FUEL_<br>GAUGE_MODE                                      | [7:0] | SOC_LC                | W_TH[1:0]               | SLP_0                                       | CURR[1:0]          | SLP_TI           | ME[1:0]         | FG_<br>MODE            | EN_FG                 |
| 0x28             | SOC_RESET                                                | [7:0] | SOC_<br>RESET         |                         | •                                           |                    | Not used         |                 |                        |                       |
| 0x29             | Buck Configure                                           | [7:0] | BUCK                  | _SS[1:0]                | BUCK                                        | _ILIM[1:0]         | BUCK_<br>MODE    | STP_<br>BUCK    | DISCHG_<br>BUCK        | EN_BUCK               |
| 0x2A             | Buck Output<br>Voltage Setting                           | [7:0] | BUCK_                 | _DYL[1:0]               |                                             |                    | VOUT_BU          |                 |                        |                       |
| 0x2B             | Buck Boost<br>Configure                                  | [7:0] |                       | ST_SS[1:0]              | I                                           | BUCKBST_ILIM[2     |                  | STP_<br>BUCKBST | DISCHG_<br>BUCKBST     | EN_<br>BUCKBST        |
| 0x2C             | Buck Boost<br>Output Voltage<br>Setting                  | [7:0] |                       | T_DYL[1:0]              |                                             |                    | VOUT_BUC         | KBST[5:0]       |                        |                       |
| 0x2D             | Supervisory<br>Setting                                   | [7:0] | VOUT1_<br>RST         | VOUT2_<br>RST           | RESET_<br>TIME                              | WD_TII             | ME[1:0]          | EN_WD           | EN_MR_<br>SD           | RESET_WD              |
| 0x2E             | Faults                                                   | [7:0] | BAT_UV                | BAT_OC                  | BAT_<br>CHGOC                               | BAT_CHGOV          | Not used         | WD_<br>TIMEOUT  | Not used               | TSD110                |
| 0x2F             | PGOOD_<br>STATUS                                         | [7:0] |                       | t used                  | MR_PRESS                                    | CHG_CMPLT          | VBUSOK           | BATOK           | VOUT2OK                | VOUT10K               |
| 0x30             | PGOOD1_<br>MASK                                          | [7:0] | PG1_REV               |                         | : used                                      | CHGCMPLT_<br>MASK1 | VBUSOK_<br>MASK1 | BATOK_<br>MASK1 | VOUT2OK_<br>MASK1      | VOUT1OK_<br>MASK1     |
| 0x31             | PGOOD2_<br>MASK                                          | [7:0] | PG2_REV               |                         | used                                        | CHGCMPLT_<br>MASK2 | VBUSOK_<br>MASK2 | BATOK_<br>MASK2 | VOUT2OK_<br>MASK2      | VOUT1OK_<br>MASK2     |
| 0x32             | INTERRUPT_<br>ENABLE1                                    | [7:0] | EN_<br>SOCLOW_<br>INT | EN_<br>SOCACM_<br>INT   | EN_<br>ADPICHG_<br>INT                      | EN_<br>BATPRO_INT  | EN_THR_<br>INT   | EN_BAT_<br>INT  | EN_CHG_<br>INT         | EN_<br>VBUS_INT       |
| 0x33             | INTERRUPT_<br>ENABLE2                                    | [7:0] | EN_MR_<br>INT         | EN_WD_<br>INT           | EN_ EN_ Not used BUCKPG_ BUCKBSTPG_ INT INT |                    |                  | used            |                        |                       |
| 0x34             | INTERRUPT_<br>FLAG1                                      | [7:0] | SOCLOW_<br>INT        | SOCACM_<br>INT          | ADPICHG_<br>INT                             | BATPRO_INT         | THR_INT          | BAT_INT         | CHG_INT                | VBUS_INT              |

| Address<br>(Hex) | Register<br>Name    | Bits  | Data 7 | Data 6 | Data 5         | Data 4            | Data 3 | Data 2 | Data 1 | Data 0          |
|------------------|---------------------|-------|--------|--------|----------------|-------------------|--------|--------|--------|-----------------|
| 0x35             | INTERRUPT_<br>FLAG2 | [7:0] | MR_INT | WD_INT | BUCKPG_<br>INT | BUCKBSTPG_<br>INT |        | Not    | used   |                 |
| 0x36             | SHIPMODE            | [7:0] |        |        |                | Not used          |        |        |        | EN_<br>SHIPMODE |

### Table 18. Manufacturer and Model ID, Register Address 0x00 Bit Descriptions

| Bit Number | Bit Name   | Access | Default | Description                                |  |
|------------|------------|--------|---------|--------------------------------------------|--|
| [7:4]      | MANUF[3:0] | R      | 0001    | The 4-bit manufacturer identification bus. |  |
| [3:0]      | MODEL[3:0] | R      | 0000    | The 4-bit model identification bus.        |  |

#### Table 19. Silicon Revision, Register Address 0x01 Bit Descriptions

| Bit Number | Bit Name | Access | Default | Description                                    |
|------------|----------|--------|---------|------------------------------------------------|
| [7:4]      | Not used | R      |         |                                                |
| [3:0]      | REV[3:0] | R      | 1000    | The 4-bit silicon revision identification bus. |

### Table 20. CHARGER\_VBUS\_ILIM, Register Address 0x02 Bit Descriptions

| Bit Number | Bit Name      | Access | Default                        | Description                                                                                                                                                |
|------------|---------------|--------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:5]      | VADPICHG[2:0] | R/W    | 100 = 4.6 V                    | Adaptive current-limit to VBUS voltage threshold programming. The current to the VBUS voltage threshold can be limited to the following programmed values: |
|            |               |        |                                | 010 = 4.4  V.                                                                                                                                              |
|            |               |        |                                | 011 = 4.5  V.                                                                                                                                              |
|            |               |        |                                | 100 = 4.6  V.                                                                                                                                              |
|            |               |        |                                | 101 = 4.7 V.                                                                                                                                               |
|            |               |        |                                | 110 = 4.8  V.                                                                                                                                              |
|            |               |        |                                | 111 = 4.9 V.                                                                                                                                               |
| 4          | Not used      | R      |                                |                                                                                                                                                            |
| 3          | VSYSTEM       | R/W    | $0 = V_{TRM} + 200 \text{ mV}$ | VSYS voltage programming.                                                                                                                                  |
|            |               |        |                                | $0 = V_{TRM} + 200 \text{ mV}.$                                                                                                                            |
|            |               |        |                                | 1 = 5  V.                                                                                                                                                  |
| [2:0]      | ILIM[2:0]     | R/W    | 001 = 100 mA                   | VBUS pin input current-limit programming bus. The current into the VBUS pin can be limited to the following programmed values:                             |
|            |               |        |                                | 000 = 50  mA.                                                                                                                                              |
|            |               |        |                                | 001 = 100  mA.                                                                                                                                             |
|            |               |        |                                | 010 = 150  mA.                                                                                                                                             |
|            |               |        |                                | 011 = 200  mA.                                                                                                                                             |
|            |               |        |                                | 100 = 250  mA.                                                                                                                                             |
|            |               |        |                                | 101 = 300  mA.                                                                                                                                             |
|            |               |        |                                | 110 = 400  mA.                                                                                                                                             |
|            |               |        |                                | 111 = 500 mA.                                                                                                                                              |

Table 21. CHARGER\_TERMINATION\_SETTING, Register Address 0x03 Bit Descriptions

| Bit Number | Bit Name  | Access | Default     | Description                                                  |
|------------|-----------|--------|-------------|--------------------------------------------------------------|
| [7:2]      | VTRM[5:0] | R/W    | Factory set | Termination voltage programming bus. The values of the float |
|            |           |        |             | voltage can be programmed using the following values:        |
|            |           |        |             | 000000 = 3.56 V.                                             |
|            |           |        |             | 000001 = 3.58 V.                                             |
|            |           |        |             | 000010 = 3.60 V.                                             |
|            |           |        |             | 000011 = 3.62 V.                                             |
|            |           |        |             | 000100 = 3.64 V.                                             |
|            |           |        |             | 000101 = 3.66 V.                                             |
|            |           |        |             | 000110 = 3.68 V.                                             |
|            |           |        |             | 000111 = 3.70 V.                                             |
|            |           |        |             | 001000 = 3.72 V.                                             |
|            |           |        |             | 001001 = 3.74 V.                                             |
|            |           |        |             | 001010 = 3.76 V.                                             |
|            |           |        |             | 001011 = 3.78 V.                                             |
|            |           |        |             | 001100 = 3.80 V.                                             |
|            |           |        |             | 001101 = 3.82 V.                                             |
|            |           |        |             | 001110 = 3.84 V.                                             |
|            |           |        |             | 001111 = 3.86 V.                                             |
|            |           |        |             | 010000 = 3.88 V.                                             |
|            |           |        |             | 010001 = 3.90 V.                                             |
|            |           |        |             | 010010 = 3.92 V.                                             |
|            |           |        |             | 010011 = 3.94 V.                                             |
|            |           |        |             | 010100 = 3.96  V.                                            |
|            |           |        |             | 010101 = 3.98 V.                                             |
|            |           |        |             | 010110 = 4.00  V.                                            |
|            |           |        |             | 010111 = 4.02 V.                                             |
|            |           |        |             | 011000 = 4.04  V.                                            |
|            |           |        |             | 011001 = 4.06  V.                                            |
|            |           |        |             | 011010 = 4.08  V.                                            |
|            |           |        |             | 011011 = 4.10  V.                                            |
|            |           |        |             | 011100 = 4.12 V.                                             |
|            |           |        |             | 011101 = 4.14  V.                                            |
|            |           |        |             | 011110 = 4.16 V.                                             |
|            |           |        |             | 011111 = 4.18 V.                                             |
|            |           |        |             | 100000 = 4.20  V.                                            |
|            |           |        |             | 100001 = 4.22 V.                                             |
|            |           |        |             | 100010 = 4.24 V.                                             |
|            |           |        |             | 100011 = 4.26 V.                                             |
|            |           |        |             | 100100 = 4.28 V.                                             |
|            |           |        |             | 100101 = 4.30  V.                                            |
|            |           |        |             | 100110 = 4.32 V.                                             |
|            |           |        |             | 100111 = 4.34 V.                                             |
|            |           |        |             | 101000 = 4.36 V.                                             |
|            |           |        |             | 101001 = 4.38 V.                                             |
|            |           |        |             | 101010 = 4.40 V.                                             |
|            |           |        |             | 101011 = 4.42 V.                                             |
|            |           |        |             | 101100 = 4.44 V.                                             |
|            |           |        |             | 101101 = 4.46 V.                                             |
|            |           |        |             | 101110 = 4.48 V.                                             |
|            |           |        |             | 101111 = 4.50 V.                                             |
|            |           |        |             | 110000 = 4.52 V.                                             |
|            |           |        |             | 110001 = 4.54 V.                                             |

| Bit Number | Bit Name       | Access | Default   | Description                                                                                                                                       |
|------------|----------------|--------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
|            |                |        |           | 110010 = 4.56 V.                                                                                                                                  |
|            |                |        |           | 110011 = 4.58 V.                                                                                                                                  |
|            |                |        |           | 110100 = 4.60 V.                                                                                                                                  |
|            |                |        |           | 110101 = 4.62 V.                                                                                                                                  |
|            |                |        |           | 110110 = 4.64 V.                                                                                                                                  |
|            |                |        |           | 110111 to 111111 = 4.66 V.                                                                                                                        |
| [1:0]      | ITRK_DEAD[1:0] | R/W    | 10 = 5 mA | Trickle and weak charge current programming bus. The values of the trickle and weak charge currents can be programmed using the following values: |
|            |                |        |           | 00 = 1  mA.                                                                                                                                       |
|            |                |        |           | 01 = 2.5 mA.                                                                                                                                      |
|            |                |        |           | 10 = 5  mA.                                                                                                                                       |
|            |                |        |           | 11 = 10 mA.                                                                                                                                       |

Table 22. CHARGER\_CURRENT\_SETTING, Register Address 0x04 Bit Descriptions

| Bit Number | Bit Name  | Access | Default        | Description                                                                                                                  |
|------------|-----------|--------|----------------|------------------------------------------------------------------------------------------------------------------------------|
| [7:5]      | IEND[2:0] | R/W    | 001 = 5 mA     | Termination current programming bus. The values of the termination current can be programmed using the following values:     |
|            |           |        |                | 001 = 5  mA.                                                                                                                 |
|            |           |        |                | 010 = 7.5 mA.                                                                                                                |
|            |           |        |                | 011 = 12.5 mA.                                                                                                               |
|            |           |        |                | 100 = 17.5 mA.                                                                                                               |
|            |           |        |                | 101 = 22.5 mA.                                                                                                               |
|            |           |        |                | 110 = 27.5 mA.                                                                                                               |
|            |           |        |                | 111 = 32.5 mA.                                                                                                               |
| [4:0]      | ICHG[4:0] | R/W    | 01001 = 100 mA | Fast charge current programming bus. The values of the constant current charge can be programmed using the following values: |
|            |           |        |                | 00000 = 10 mA.                                                                                                               |
|            |           |        |                | 00001 = 20 mA.                                                                                                               |
|            |           |        |                | 00010 = 30 mA.                                                                                                               |
|            |           |        |                | 00011 = 40 mA.                                                                                                               |
|            |           |        |                | 00100 = 50 mA.                                                                                                               |
|            |           |        |                | 00101 = 60 mA.                                                                                                               |
|            |           |        |                | 00110 = 70 mA.                                                                                                               |
|            |           |        |                | 00111 = 80 mA.                                                                                                               |
|            |           |        |                | 01000 = 90 mA.                                                                                                               |
|            |           |        |                | 01001 = 100 mA.                                                                                                              |
|            |           |        |                | 01010 = 110 mA.                                                                                                              |
|            |           |        |                | 01011 = 120 mA.                                                                                                              |
|            |           |        |                | 01100 = 130 mA.                                                                                                              |
|            |           |        |                | 01101 = 140 mA.                                                                                                              |
|            |           |        |                | 01110 = 150 mA.                                                                                                              |
|            |           |        |                | 01111 = 160 mA.                                                                                                              |
|            |           |        |                | 10000 = 170 mA.                                                                                                              |
|            |           |        |                | 10001 = 180 mA.                                                                                                              |
|            |           |        |                | 10010 = 190 mA.                                                                                                              |
|            |           |        |                | 10011 = 200 mA.                                                                                                              |
|            |           |        |                | 10100 = 210 mA.                                                                                                              |
|            |           |        |                | 10101 = 220 mA.                                                                                                              |
|            |           |        |                | 10110 = 230 mA.                                                                                                              |
|            |           |        |                | 10111 = 240 mA.                                                                                                              |
|            |           |        |                | 11000 = 250 mA.                                                                                                              |
|            |           |        |                | 11001 = 260 mA.                                                                                                              |
|            |           |        |                | 11010 = 270 mA.                                                                                                              |

| Bit Number | Bit Name | Access | Default | Description     |
|------------|----------|--------|---------|-----------------|
|            |          |        |         | 11011 = 280 mA. |
|            |          |        |         | 11100 = 290 mA. |
|            |          |        |         | 11101 = 300 mA. |
|            |          |        |         | 11110 = 310 mA. |
|            |          |        |         | 11111 = 320 mA. |

### Table 23. CHARGER\_VOLTAGE\_THRESHOLD, Register Address 0x05 Bit Descriptions

| Bit Number | Bit Name       | Access | Default             | Description                                                                                                                                                                   |
|------------|----------------|--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | DIS_RCH        |        | 0 = Enable recharge | Recharge function disable.                                                                                                                                                    |
|            |                |        |                     | 0 = recharge enable.                                                                                                                                                          |
|            |                |        |                     | 1 = recharge disable.                                                                                                                                                         |
| [6:5]      | VRCH[1:0]      | R/W    | 01 = 120 mV         | Recharge voltage programming bus. The values of the recharge threshold can be programmed using the following values:                                                          |
|            |                |        |                     | 01 = 120 mV.                                                                                                                                                                  |
|            |                |        |                     | 10 = 180 mV.                                                                                                                                                                  |
|            |                |        |                     | 11 = 240 mV.                                                                                                                                                                  |
| [4:3]      | VTRK_DEAD[1:0] | R/W    | 01 = 2.5 V          | Trickle to fast charge dead battery voltage programming bus. The values of the trickle to fast charge threshold can be programmed using the following values:<br>00 = 2.0  V. |
|            |                |        |                     | 01 = 2.5 V.                                                                                                                                                                   |
|            |                |        |                     | 10 = 2.6 V.                                                                                                                                                                   |
|            |                |        |                     | 11 = 2.9 V.                                                                                                                                                                   |
| [2:0]      | VWEAK[2:0]     | R/W    | 011 = 3.0 V         | Weak battery voltage rising threshold. The values of the battery voltage can be programmed using the following values: 000 = 2.7 V.                                           |
|            |                |        |                     | 001 = 2.8 V.                                                                                                                                                                  |
|            |                |        |                     | 010 = 2.9 V.                                                                                                                                                                  |
|            |                |        |                     | 011 = 3.0 V.                                                                                                                                                                  |
|            |                |        |                     | 100 = 3.1 V.                                                                                                                                                                  |
|            |                |        |                     | 101 = 3.2 V.                                                                                                                                                                  |
|            |                |        |                     | 110 = 3.3 V.                                                                                                                                                                  |
|            |                |        |                     | 111 = 3.4 V.                                                                                                                                                                  |

### Table 24. CHARGER\_TIMER\_SETTING, Register Address 0x06 Bit Descriptions

| Bit Number | Bit Name            | Access | Default | Description                                                                                                                                           |
|------------|---------------------|--------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:4]      | Not used            | R      |         |                                                                                                                                                       |
| 3          | EN_TEND             | R/W    | 0       | When low, this bit disables the charge complete timer $(t_{\text{END}})$ , and a 32 ms deglitch timer remains on this function.                       |
| 2          | EN_CHG_TIMER        | R/W    | 1       | When high, the trickle charge timer and the fast charge timer are enabled. When low, the trickle charge timer and the fast charge timer are disabled. |
| [1:0]      | CHG_TMR_PERIOD[1:0] | R/W    | 11      | Trickle charge timer and fast charge timer period ( $t_{TRK}$ ).                                                                                      |
|            |                     |        |         | 00 = 15 minutes/150 minutes.                                                                                                                          |
|            |                     |        |         | 01 = 30 minutes/300 minutes.                                                                                                                          |
|            |                     |        |         | 10 = 45 minutes/450 minutes.                                                                                                                          |
|            |                     |        |         | 11 = 60 minutes/600 minutes.                                                                                                                          |

#### Table 25. CHARGER\_FUNCTION\_SETTING, Register Address 0x07 Bit Descriptions

|            |                 |        | , 0     | 1                                                                                        |
|------------|-----------------|--------|---------|------------------------------------------------------------------------------------------|
| Bit Number | Bit Name        | Access | Default | Description                                                                              |
| 7          | EN_JEITA        | R/W    | 0       | When low, this bit disables the JEITA Li-lon temperature battery charging specification. |
| 6          | ILIM_JEITA_COOL | R/W    | 0       | Select battery charging current when in temperature cool mode.                           |
|            |                 |        |         | 0 = Approximately 50% of programmed charge current.                                      |
|            |                 |        |         | 1 = Approximately 10% of programmed charge current.                                      |
| 5          | Not used        | R/W    |         |                                                                                          |

| Bit Number | Bit Name   | Access | Default     | Description                                                                                                                                                     |
|------------|------------|--------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4          | OFF_ISOFET | R/W    | 0           | When high, the ISOFET is forced to turn off, and the VSYS is shut down only when the battery is present.                                                        |
| 3          | EN_LDO     | R/W    | 1           | When low, the charge LDO is disabled. When high, the charge LDO is enabled.                                                                                     |
| 2          | EN_EOC     | R/W    | 1           | When high, end of charge is allowed.                                                                                                                            |
| 1          | EN_ADPICHG | R/W    | 0           | When high, the VBUS adaptive current limit function is enabled during charging. When low, the VBUS adaptive current limit function is disabled during charging. |
| 0          | EN_CHG     | R/W    | Factory set | When low, charging is disabled. When high and EN_LDO = high, charging is enabled.                                                                               |

### Table 26. CHARGER\_STATUS1, Register Address 0x08 Bit Descriptions

| Bit Number | Bit Name            | Access | Default        | Description                                                                                                                                                                                |  |
|------------|---------------------|--------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7          | VBUS_OV             | R      | Not applicable | When high, this bit indicates that the VBUS voltage is over the threshold of V <sub>VBUS_OK</sub> .                                                                                        |  |
| 6          | ADPICHG             | R      | Not applicable | When high, this bit indicates that the adaptive charge current is active.                                                                                                                  |  |
| 5          | VBUS_ILIM           | R      | Not applicable | When high, this bit indicates that the current into the VBUS pin is limited by the high voltage blocking FET, and that the charger is no running at the full programmed I <sub>CHG</sub> . |  |
| [4:3]      | Not used            | R      |                |                                                                                                                                                                                            |  |
| [2:0]      | CHARGER_STATUS[2:0] | R      | Not applicable | Charger status bus. The following values are indications for the charger status.                                                                                                           |  |
|            |                     |        |                | 000 = Off.                                                                                                                                                                                 |  |
|            |                     |        |                | 001 = Trickle charge.                                                                                                                                                                      |  |
|            |                     |        |                | 010 = Fast charge (CC mode).                                                                                                                                                               |  |
|            |                     |        |                | 011 = Fast charge (CV mode).                                                                                                                                                               |  |
|            |                     |        |                | 100 = Charge complete.                                                                                                                                                                     |  |
|            |                     |        |                | 101 = LDO mode.                                                                                                                                                                            |  |
|            |                     |        |                | 110 = Trickle or fast charge timer expired.                                                                                                                                                |  |
|            |                     |        |                | 111 = Battery detection.                                                                                                                                                                   |  |

### Table 27. CHARGER\_STATUS2, Register Address 0x09 Bit Descriptions

| Bit Number | Bit Name            | Access | Default        | Description                                                                              |
|------------|---------------------|--------|----------------|------------------------------------------------------------------------------------------|
| [7:5]      | THR_STATUS[2:0]     | R      | Not applicable | THR pin status. The following values are indications for the THR pin NTC resistor value. |
|            |                     |        |                | 000 = Off.                                                                               |
|            |                     |        |                | 001 = Battery cold.                                                                      |
|            |                     |        |                | 010 = Battery cool.                                                                      |
|            |                     |        |                | 011 = Battery warm.                                                                      |
|            |                     |        |                | 100 = Battery hot.                                                                       |
|            |                     |        |                | 111 = Thermistor OK.                                                                     |
| 4          | BAT_OV_STATUS       | R      | Not applicable | Battery overvoltage status.                                                              |
|            |                     |        |                | 0 = No battery overvoltage protection.                                                   |
|            |                     |        |                | 1 = Battery overvoltage protection.                                                      |
| 3          | BAT_UV_STATUS       | R      | Not applicable | Battery undervoltage status.                                                             |
|            |                     |        |                | 0 = No battery undervoltage protection.                                                  |
|            |                     |        |                | 1 = Battery undervoltage protection.                                                     |
| [2:0]      | BAT_CHG_STATUS[2:0] | R      | Not applicable | Battery status bus. The following values are indications for battery status.             |
|            |                     |        |                | 000 = Normal.                                                                            |
|            |                     |        |                | 001 = No battery.                                                                        |
|            |                     |        |                | 010 = BAT_SNS < V <sub>TRK_DEAD</sub> when in charge.                                    |
|            |                     |        |                | $011 = V_{TRK} \le BAT\_SNS < V_{WEAK}$ when in charge.                                  |
|            |                     |        |                | 100 = BAT_SNS ≥ V <sub>WEAK</sub> when in charge.                                        |

Table 28. BATTERY\_THERMISTOR\_CONTROL, Register Address 0x0A Bit Descriptions

| Bit Number                          | Bit Name                                    | Access                | Default                            | Description                                                                                                                                              |
|-------------------------------------|---------------------------------------------|-----------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:6]                               | ITHR[1:0]                                   | R/W                   | Factory set                        | Select battery thermistor NTC resistance. The following values are the program values for the battery thermistor NTC resistance.                         |
|                                     |                                             |                       |                                    | $00 = ITHR$ is $60 \mu A$ .                                                                                                                              |
|                                     |                                             |                       |                                    | $01 = ITHR$ is $12 \mu A$ .                                                                                                                              |
|                                     |                                             |                       |                                    | 10, 11 = ITHR is 6 $\mu$ A.                                                                                                                              |
| [5:1]                               | Not used                                    | R                     |                                    |                                                                                                                                                          |
| 0                                   | EN_THR                                      | R/W                   | 0                                  | When high, the ITHR current source is enabled even when the voltage at the VBUS pin is lower than $V_{VBUS\_OK}$ .                                       |
| Table 29. TH                        | ERMISTOR_60C Th                             | reshold, R            | egister Address 0x                 | 0B Bit Descriptions                                                                                                                                      |
| Bit Number                          | Bit Name                                    | Access                | Default                            | Description                                                                                                                                              |
| [7:0]                               | TEMP_HIGH_60[7:0]                           | R/W                   | 0x56                               | Thermistor voltage threshold for 60°C.                                                                                                                   |
|                                     |                                             |                       |                                    | THERMISTOR_60C voltage threshold (V) = (TEMP_HIGH_60 $\times$ 0.002) (V).                                                                                |
| Table 30. TH                        | ERMISTOR_45C Th                             | reshold, R            | egister Address 0x                 | OC Bit Descriptions                                                                                                                                      |
| Bit Number                          | Bit Name                                    | Access                | Default                            | Description                                                                                                                                              |
| [7:0]                               | TEMP_HIGH_45[7:0]                           | R/W                   | 0x8F                               | Thermistor voltage threshold for 45°C.                                                                                                                   |
|                                     |                                             |                       |                                    | THERMISTOR_45C voltage threshold (V) = (TEMP_HIGH_45 $\times$ 0.002) (V).                                                                                |
| Table 31. TH                        | ERMISTOR_10C Th                             | reshold, R            | egister Address 0x                 | 0D Bit Descriptions                                                                                                                                      |
| Bit Number                          | Bit Name                                    | Access                | Default                            | Description                                                                                                                                              |
| [7:0]                               | TEMP_LOW_10[7:0]                            | R/W                   | 0x71                               | Thermistor voltage threshold for 10°C.                                                                                                                   |
|                                     |                                             |                       |                                    | THERMISTOR AGG II II I I I I I I I I I I I I I I I                                                                                                       |
|                                     |                                             |                       |                                    | THERMISTOR_10C voltage threshold (V) = $(TEMP\_LOW\_10 \times 0.01)$ (V).                                                                                |
| Table 32. TH                        | ERMISTOR_0C Thr                             | eshold, Re            | gister Address 0x0                 | (V).                                                                                                                                                     |
|                                     | ERMISTOR_0C Thr                             | eshold, Re            | gister Address 0x0                 | (V).                                                                                                                                                     |
| Bit Number                          |                                             |                       | ĭ                                  | (V). E Bit Descriptions                                                                                                                                  |
| Table 32. TH<br>Bit Number<br>[7:0] | Bit Name                                    | Access                | Default                            | (V). E Bit Descriptions Description                                                                                                                      |
| Bit Number<br>[7:0]                 | Bit Name                                    | Access<br>R/W         | <b>Default</b> 0xB4                | (V).  E Bit Descriptions  Description  Thermistor voltage threshold for 0°C.  THERMISTOR_OC voltage threshold (V) = (TEMP_LOW_0 × 0.01) (V).             |
| Bit Number [7:0] Table 33. TH       | Bit Name TEMP_LOW_0[7:0]                    | Access<br>R/W         | <b>Default</b> 0xB4                | (V).  E Bit Descriptions  Description  Thermistor voltage threshold for 0°C.  THERMISTOR_OC voltage threshold (V) = (TEMP_LOW_0 × 0.01) (V).             |
| Bit Number<br>[7:0]                 | Bit Name  TEMP_LOW_0[7:0]  R_VOLTAGE Low, 1 | Access R/W Register A | Default  0xB4  ddress 0x0F Bit Dec | (V).  E Bit Descriptions  Description  Thermistor voltage threshold for 0°C.  THERMISTOR_OC voltage threshold (V) = (TEMP_LOW_0 × 0.01) (V).  scriptions |

| Table 34. TH | R_VOLTAGE High, | Register A | ddress 0x10 Bit Desc | criptions |
|--------------|-----------------|------------|----------------------|-----------|
|              |                 |            |                      |           |

| Bit Number | Bit Name         | Access | Default        | Description                              |
|------------|------------------|--------|----------------|------------------------------------------|
| [7:4]      | Not used         | R      |                |                                          |
| [3:0]      | THR_V_HIGH[11:8] | R      | Not applicable | 4-bit thermistor node voltage high (mV). |
|            |                  |        |                | NTC = THR_V[11:0]/ITHR ( $k\Omega$ ).    |

## Table 35. Battery Protection Control, Register Address 0x11 Bit Descriptions

| Bit Number | Bit Name      | Access | Default | Description                                                                                                                                                     |  |
|------------|---------------|--------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [7:5]      | Not used      | R      |         |                                                                                                                                                                 |  |
| 4          | ISOFET_OVCHG  | R/W    | 0       | When low, the ISOFET turns on when the battery charges overvoltage protection. When high, the ISOFET turns off when the battery charges overvoltage protection. |  |
| 3          | OC_DIS_HICCUP | R/W    | 0       | Battery discharge overcurrent protection mode selection.                                                                                                        |  |
|            |               |        |         | 0 = Latch up.                                                                                                                                                   |  |
|            |               |        |         | 1 = Hiccup.                                                                                                                                                     |  |
| 2          | OC_CHG_HICCUP | R/W    | 0       | Battery charge overcurrent protection mode selection.                                                                                                           |  |
|            |               |        |         | 0 = Latch up.                                                                                                                                                   |  |
|            |               |        |         | 1 = Hiccup.                                                                                                                                                     |  |

| Bit Number | Bit Name  | Access | Default     | Description                                                                                                                                                      |
|------------|-----------|--------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | EN_CHGLB  | R/W    | 1           | When low, the battery charge is not allowed with battery undervoltage protection. When high, the battery charge is allowed with battery undervoltage protection. |
| 0          | EN_BATPRO | R/W    | Factory set | When low, the battery protection function is disabled. When high, the battery protection function is enabled.                                                    |

Table 36. Battery Protection Undervoltage Setting, Register Address 0x12 Bit Descriptions

| Bit Number | Bit Name          | Access | Default     | Description                                                                                                                                                   |
|------------|-------------------|--------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:4]      | UV_DISCH[3:0]     | R/W    | Factory set | Battery undervoltage protection threshold. The values of the battery undervoltage protection threshold can be programmed using the following values:          |
|            |                   |        |             | 0000 = 2.05 V.                                                                                                                                                |
|            |                   |        |             | 0001 = 2.10 V.                                                                                                                                                |
|            |                   |        |             | 0010 = 2.15 V.                                                                                                                                                |
|            |                   |        |             | 0011 = 2.20 V.                                                                                                                                                |
|            |                   |        |             | 0100 = 2.25 V.                                                                                                                                                |
|            |                   |        |             | 0101 = 2.30 V.                                                                                                                                                |
|            |                   |        |             | 0110 = 2.35 V.                                                                                                                                                |
|            |                   |        |             | 0111 = 2.40 V.                                                                                                                                                |
|            |                   |        |             | 1000 = 2.45 V.                                                                                                                                                |
|            |                   |        |             | 1001 = 2.50 V.                                                                                                                                                |
|            |                   |        |             | 1010 = 2.55 V.                                                                                                                                                |
|            |                   |        |             | 1011 = 2.60 V.                                                                                                                                                |
|            |                   |        |             | 1100 = 2.65 V.                                                                                                                                                |
|            |                   |        |             | 1101 = 2.70 V.                                                                                                                                                |
|            |                   |        |             | 1110 = 2.75 V.                                                                                                                                                |
|            |                   |        |             | 1111 = 2.80 V.                                                                                                                                                |
| [3:2]      | HYS_UV_DISCH[1:0] | R/W    | 00 = 2%     | Battery undervoltage protection for overdischarge hysteresis. The values of the battery undervoltage protection can be programmed using the following values: |
|            |                   |        |             | 00 = 2% UV_DISCH voltage threshold.                                                                                                                           |
|            |                   |        |             | 01 = 4% UV_DISCH voltage threshold.                                                                                                                           |
|            |                   |        |             | 10 = 6% UV_DISCH voltage threshold.                                                                                                                           |
|            |                   |        |             | 11 = 8% UV_DISCH voltage threshold.                                                                                                                           |
| [1:0]      | DGT_UV_DISCH[1:0] | R/W    | 00 = 30 ms  | Battery undervoltage protection deglitch time. The values of the battery undervoltage protection deglitch time can be programmed using the following values:  |
|            |                   |        |             | 00 = 30  ms.                                                                                                                                                  |
|            |                   |        |             | 01 = 60 ms.                                                                                                                                                   |
|            |                   |        |             | 10 = 120 ms.                                                                                                                                                  |
|            |                   |        |             | 11 = 240 ms.                                                                                                                                                  |

Table 37. Battery Protection Overcharge Setting, Register Address 0x13 Bit Descriptions

| <b>Bit Number</b> | Bit Name      | Access | Default     | Description                                                                                                                                                              |
|-------------------|---------------|--------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:5]             | OC_DISCH[2:0] | R/W    | Factory set | Battery overcurrent protection for overdischarge threshold. The values of the battery overcurrent protection can be programmed using the following values:  000 = 50 mA. |
|                   |               |        |             | 001 = 100 mA.                                                                                                                                                            |
|                   |               |        |             | 010 = 150 mA.                                                                                                                                                            |
|                   |               |        |             | 011 = 200 mA.                                                                                                                                                            |
|                   |               |        |             | 100 = 300  mA.                                                                                                                                                           |
|                   |               |        |             | 101 = 400  mA.                                                                                                                                                           |
|                   |               |        |             | 110 = 500 mA.                                                                                                                                                            |
|                   |               |        |             | 111 = 600 mA.                                                                                                                                                            |

| Bit Number | Bit Name          | Access | Default    | Description                                                                                                                                                                                                                                                  |
|------------|-------------------|--------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4          | Not used          | R      |            |                                                                                                                                                                                                                                                              |
| [3:1]      | DGT_OC_DISCH[2:0] | R/W    | 011 = 5 ms | Battery discharge overcurrent protection deglitch time setting. The values of the battery discharge overcurrent protection can be programmed using the following values:  001 = 0.5 ms.  010 = 1 ms.  011 = 5 ms.  100 = 10 ms.  111 = 50 ms.  111 = 100 ms. |
| 0          | Not used          | R      |            |                                                                                                                                                                                                                                                              |

Table 38. Battery Protection Overvoltage Setting, Register Address 0x14 Bit Descriptions

| Bit Number | Bit Name        | Access | Default      | Description                                                                                                                                        |
|------------|-----------------|--------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:3]      | OV_CHG[4:0]     | R/W    | Factory set  | Battery overvoltage protection threshold. The values of the battery overvoltage protection threshold can be programmed using the following values: |
|            |                 |        |              | 00000 = 3.55 V.                                                                                                                                    |
|            |                 |        |              | 00001 = 3.60 V.                                                                                                                                    |
|            |                 |        |              | 00010 = 3.65 V.                                                                                                                                    |
|            |                 |        |              | 00011 = 3.70 V.                                                                                                                                    |
|            |                 |        |              | 00100 = 3.75 V.                                                                                                                                    |
|            |                 |        |              | 00101 = 3.80 V.                                                                                                                                    |
|            |                 |        |              | 00110 = 3.85 V.                                                                                                                                    |
|            |                 |        |              | 00111 = 3.90 V.                                                                                                                                    |
|            |                 |        |              | 01000 = 3.95 V.                                                                                                                                    |
|            |                 |        |              | 01001 = 4.00 V.                                                                                                                                    |
|            |                 |        |              | 01010 = 4.05 V.                                                                                                                                    |
|            |                 |        |              | 01011 = 4.10 V.                                                                                                                                    |
|            |                 |        |              | 01100 = 4.15 V.                                                                                                                                    |
|            |                 |        |              | 01101 = 4.20 V.                                                                                                                                    |
|            |                 |        |              | 01110 = 4.25 V.                                                                                                                                    |
|            |                 |        |              | 01111 = 4.30 V.                                                                                                                                    |
|            |                 |        |              | 10000 = 4.35 V.                                                                                                                                    |
|            |                 |        |              | 10001 = 4.40 V.                                                                                                                                    |
|            |                 |        |              | 10010 = 4.45 V.                                                                                                                                    |
|            |                 |        |              | 10011 = 4.50 V.                                                                                                                                    |
|            |                 |        |              | 10100 = 4.55 V.                                                                                                                                    |
|            |                 |        |              | 10101 = 4.60 V.                                                                                                                                    |
|            |                 |        |              | 10110 = 4.65 V.                                                                                                                                    |
|            |                 |        |              | 10111 = 4.70 V.                                                                                                                                    |
|            |                 |        |              | 11000 = 4.75 V.                                                                                                                                    |
|            |                 |        |              | 11001 – 11111 = 4.80 V.                                                                                                                            |
| [2:1]      | HYS_OV_CHG[1:0] | R/W    | 00           | Battery overvoltage protection for charge hysteresis. The values of the battery                                                                    |
|            |                 |        |              | overvoltage protection can be programmed using the following values:                                                                               |
|            |                 |        |              | 00 = 2% of the voltage of the OV_CHG threshold.                                                                                                    |
|            |                 |        |              | 01 = 4% of the voltage of the OV_CHG threshold.<br>10 = 6% of the voltage of the OV_CHG threshold.                                                 |
|            |                 |        |              | 11 = 8% of the voltage of the OV_CHG threshold.                                                                                                    |
| 0          | DCT OV CUC      | D/M/   | 0 - 0 5 505  | Battery over voltage protection deglitch time. The values of the battery                                                                           |
| U          | DGT_OV_CHG      | R/W    | 0 = 0.5  sec | overvoltage protection deglitch time can be programmed using the following values:                                                                 |
|            |                 |        |              | 0 = 0.5 sec.                                                                                                                                       |
|            |                 |        |              | 1 = 1 sec.                                                                                                                                         |

| Table 39. Batter | v Protection Char | ge Overcharge | e Setting, F | Register Addr | ess 0x15 Bit Descriptions |
|------------------|-------------------|---------------|--------------|---------------|---------------------------|
|                  |                   |               |              |               |                           |

| Bit Number | Bit Name        | Access | Default     | Description                                                                                                                                                        |
|------------|-----------------|--------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:5]      | OC_CHG[2:0]     | R/W    | Factory set | Battery overcurrent protection for over discharger threshold. The values of the battery overcurrent protection can be programmed using the following values:       |
|            |                 |        |             | 000 = 25  mA.                                                                                                                                                      |
|            |                 |        |             | 001 = 50 mA.                                                                                                                                                       |
|            |                 |        |             | 010 = 100 mA.                                                                                                                                                      |
|            |                 |        |             | 011 = 150 mA.                                                                                                                                                      |
|            |                 |        |             | 100 = 200 mA.                                                                                                                                                      |
|            |                 |        |             | 101 = 250 mA.                                                                                                                                                      |
|            |                 |        |             | 110 = 300 mA.                                                                                                                                                      |
|            |                 |        |             | 111 = 400 mA.                                                                                                                                                      |
| [4:3]      | DGT_OC_CHG[1:0] | R/W    | 01 = 10 ms  | Battery charge overcurrent protection deglitch time setting. The values of the battery charge overcurrent protection can be programmed using the following values: |
|            |                 |        |             | 00 = 5  ms.                                                                                                                                                        |
|            |                 |        |             | 01 = 10 ms.                                                                                                                                                        |
|            |                 |        |             | 10 = 20 ms.                                                                                                                                                        |
|            |                 |        |             | 11 = 40 ms.                                                                                                                                                        |
| [2:0]      | Not used        | R      |             |                                                                                                                                                                    |

#### **FUEL GAUGE: REGISTER BIT DESCRIPTIONS**

#### Table 40. V\_SOC\_0, Register Address 0x16 Bit Descriptions

| Bit Number | Bit Name     | Access | Default | Description                                                                  |
|------------|--------------|--------|---------|------------------------------------------------------------------------------|
| [7:0]      | V_SOC_0[7:0] | R/W    | 0x7D    | Battery voltage when the state of charge = 0%. The default voltage is 3.5 V. |
|            |              |        |         | Battery voltage (V) = $(2.5 + V_SOC_0 \times 0.008)$ (V).                    |

#### Table 41. V\_SOC\_5, Register Address 0x17 Bit Descriptions

| Bit Number | Bit Name     | Access | Default | Description                                                                   |
|------------|--------------|--------|---------|-------------------------------------------------------------------------------|
| [7:0]      | V_SOC_5[7:0] | R/W    | 0x91    | Battery voltage when the state of charge = 5%. The default voltage is 3.66 V. |
|            |              |        |         | Battery voltage (V) = $(2.5 + V_SOC_5 \times 0.008)$ (V).                     |

#### Table 42. V\_SOC\_11, Register Address 0x18 Bit Descriptions

| Bit Number | Bit Name      | Access | Default | Description                                                                     |
|------------|---------------|--------|---------|---------------------------------------------------------------------------------|
| [7:0]      | V_SOC_11[7:0] | R/W    | 0x94    | Battery voltage when the state of charge = 11%. The default voltage is 3.684 V. |
|            |               |        |         | Battery voltage (V) = $(2.5 + V_SOC_{11} \times 0.008)$ (V).                    |

### Table 43. V\_SOC\_19, Register Address 0x19 Bit Descriptions

| Bit Number | Bit Name      | Access | Default | Description                                                                     |
|------------|---------------|--------|---------|---------------------------------------------------------------------------------|
| [7:0]      | V_SOC_19[7:0] | R/W    | 0x99    | Battery voltage when the state of charge = 19%. The default voltage is 3.724 V. |
|            |               |        |         | Battery voltage (V) = $(2.5 + V_SOC_{19} \times 0.008)$ (V).                    |

### Table 44. V\_SOC\_28, Register Address 0x1A Bit Descriptions

| Bit Number | Bit Name      | Access | Default | Description                                                                     |
|------------|---------------|--------|---------|---------------------------------------------------------------------------------|
| [7:0]      | V_SOC_28[7:0] | R/W    | 0x9E    | Battery voltage when the state of charge = 28%. The default voltage is 3.764 V. |
|            |               |        |         | Battery voltage (V) = $(2.5 + V_SOC_{28} \times 0.008)$ (V).                    |

### Table 45. V\_SOC\_41, Register Address 0x1B Bit Descriptions

| Bit Number | Bit Name      | Access | Default | Description                                                                     |
|------------|---------------|--------|---------|---------------------------------------------------------------------------------|
| [7:0]      | V_SOC_41[7:0] | R/W    | 0xA3    | Battery voltage when the state of charge = 41%. The default voltage is 3.804 V. |
|            |               |        |         | Battery voltage (V) = $(2.5 + V_SOC_41 \times 0.008)$ (V).                      |

| Table 46. V_SOC_55, Register Address 0x1C Bit Descriptions |
|------------------------------------------------------------|
|------------------------------------------------------------|

| Bit Number | Bit Name      | Access | Default | Description                                                                     |
|------------|---------------|--------|---------|---------------------------------------------------------------------------------|
| [7:0]      | V_SOC_55[7:0] | R/W    | 0xAB    | Battery voltage when the state of charge = 55%. The default voltage is 3.868 V. |
|            |               |        |         | Battery voltage (V) = $(2.5 + V_SOC_{55} \times 0.008)$ (V).                    |

#### Table 47. V\_SOC\_69, Register Address 0x1D Bit Descriptions

| Bit Number | Bit Name      | Access | Default | Description                                                                     |
|------------|---------------|--------|---------|---------------------------------------------------------------------------------|
| [7:0]      | V_SOC_69[7:0] | R/W    | 0xB5    | Battery voltage when the state of charge = 69%. The default voltage is 3.948 V. |
|            |               |        |         | Battery voltage (V) = $(2.5 + V_SOC_{69} \times 0.008)$ (V).                    |

### Table 48. V\_SOC\_84, Register Address 0x1E Bit Descriptions

| Bit Number | Bit Name      | Access | Default | Description                                                                     |
|------------|---------------|--------|---------|---------------------------------------------------------------------------------|
| [7:0]      | V_SOC_84[7:0] | R/W    | 0xC4    | Battery voltage when the state of charge = 84%. The default voltage is 4.068 V. |
|            |               |        |         | Battery voltage (V) = $(2.5 + V_SOC_84 \times 0.008)$ (V).                      |

#### Table 49. V\_SOC\_100, Register Address 0x1F Bit Descriptions

| Bit Number | Bit Name       | Access | Default | Description                                                                      |
|------------|----------------|--------|---------|----------------------------------------------------------------------------------|
| [7:0]      | V_SOC_100[7:0] | R/W    | 0xD5    | Battery voltage when the state of charge = 100%. The default voltage is 4.204 V. |
|            |                |        |         | Battery voltage (V) = $(2.5 + V_SOC_{100} \times 0.008)$ (V).                    |

#### Table 50. BAT\_CAP, Register Address 0x20 Bit Descriptions

| Bit Number | Bit Name     | Access | Default | Description                                  |
|------------|--------------|--------|---------|----------------------------------------------|
| [7:0]      | BAT_CAP[7:0] | R/W    | 0x32    | Battery capacity input.                      |
|            |              |        |         | Battery capacity = $(BAT_CAP \times 2)$ mAh. |

### Table 51. BAT\_SOC, Register Address 0x21 Bit Descriptions

| Bit Number | Bit Name     | Access | Default        | Description                                                    |
|------------|--------------|--------|----------------|----------------------------------------------------------------|
| 7          | Not used     | R      |                |                                                                |
| [6:0]      | BAT_SOC[6:0] | R      | Not applicable | Battery state of charge output.                                |
|            |              |        |                | State of charge = BAT_SOC %, only valued between 0 % to 100 %. |

#### Table 52. BAT\_SOCACM\_CTL, Register Address 0x22 Bit Descriptions

| Bit Number | Bit Name         | Access | Default      | Description                                                                                                                                               |
|------------|------------------|--------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:6]      | BATCAP_AGE[1:0]  | R/W    | 01 = 1.5%    | Battery capacity reduction percentage once BAT_SOCACM overflows.                                                                                          |
|            |                  |        |              | 00 = 0.8 %.                                                                                                                                               |
|            |                  |        |              | 01 = 1.5 %.                                                                                                                                               |
|            |                  |        |              | 10 = 3.1 %.                                                                                                                                               |
|            |                  |        |              | 11 = 6.3 %.                                                                                                                                               |
| [5:4]      | BATCAP_TEMP[1:0] | R/W    | 00 = 0.2%/°C | Battery capacity compensation with temperature coefficient. The values of the battery capacity compensation can be programmed using the following values: |
|            |                  |        |              | 00 = 0.2 %/°C.                                                                                                                                            |
|            |                  |        |              | 01 = 0.4 %/°C.                                                                                                                                            |
|            |                  |        |              | 10 = 0.6 %/°C.                                                                                                                                            |
|            |                  |        |              | 11 = 0.8 %/°C.                                                                                                                                            |
| [3:2]      | Not used         |        |              |                                                                                                                                                           |
| 1          | EN_BATCAP_TEMP   | R/W    | 0            | Battery capacity temperature compensation function selection.                                                                                             |
|            |                  |        |              | 0 = Disable battery capacity temperature compensation.                                                                                                    |
|            |                  |        |              | 1 = Enable battery capacity temperature compensation.                                                                                                     |
| 0          | EN_BATCAP_AGE    | R/W    | 0            | Battery capacity aging compensation function selection.                                                                                                   |
|            |                  |        |              | 0 = Disable battery capacity aging automatic adjustment.                                                                                                  |
|            |                  |        |              | 1 = Enable battery capacity aging automatic adjustment.                                                                                                   |

| Bit Number | Bit Name         | Access | Default        | Description                                                  |
|------------|------------------|--------|----------------|--------------------------------------------------------------|
| [7:0]      | BAT_SOCACM[11:4] | R      | Not applicable | The highest 8 bits of an 8-bit accumulation of charge state. |
|            |                  |        |                | Number of times for charging = BAT_SOCACM[11:0]/100.         |

### Table 54. BAT\_SOCACM\_L, Register Address 0x24 Bit Descriptions

| Bit Number | Bit Name        | Access | Default        | Description                                                |
|------------|-----------------|--------|----------------|------------------------------------------------------------|
| [7:4]      | BAT_SOCACM[3:0] | R      | Not applicable | The lowest 4 bits of a 4-bit accumulation of charge state. |
|            |                 |        |                | Number of times for charging = BAT_SOCACM[11:0]/100.       |
| [3:0]      | Not used        | R      |                |                                                            |

#### Table 55. VBAT\_READ\_H, Register Address 0x25 Bit Descriptions

| Bit Number | Bit Name        | Access | Default        | Description                                         |
|------------|-----------------|--------|----------------|-----------------------------------------------------|
| [7:0]      | VBAT_READ[12:5] | R      | Not applicable | Battery voltage reading of the highest 8 bits (mV). |

#### Table 56. VBAT\_READ\_L, Register Address 0x26 Bit Descriptions

| Bit Number | Bit Name       | Access | Default        | Description                                        |
|------------|----------------|--------|----------------|----------------------------------------------------|
| [7:3]      | VBAT_READ[4:0] | R      | Not applicable | Battery voltage reading of the lowest 5 bits (mV). |
| [2:0]      | Not used       | R      |                |                                                    |

#### Table 57. FUEL\_GAUGE\_MODE, Register Address 0x27 Bit Descriptions

| Bit Number | Bit Name        | Access | Default    | Description                                  |
|------------|-----------------|--------|------------|----------------------------------------------|
| [7:6]      | SOC_LOW_TH[1:0] | R/W    | 01 = 11%   | Indication of low state of charge threshold. |
|            |                 |        |            | 00 = 6%.                                     |
|            |                 |        |            | 01 = 11%.                                    |
|            |                 |        |            | 10 = 21%.                                    |
|            |                 |        |            | 11 = 31%.                                    |
| [5:4]      | SLP_CURR[1:0]   | R/W    | 01 = 10 mA | Fuel gauge sleep mode current threshold.     |
|            |                 |        |            | 00 = 5  mA.                                  |
|            |                 |        |            | 01 = 10  mA.                                 |
|            |                 |        |            | 10 = 20  mA.                                 |
|            |                 |        |            | 11 = 40 mA.                                  |
| [3:2]      | SLP_TIME[1:0]   | R/W    | 00 = 1 min | Fuel gauge update rate of the sleep mode.    |
|            |                 |        |            | 00 = 1  min.                                 |
|            |                 |        |            | 01 = 4  min.                                 |
|            |                 |        |            | 10 = 8 min.                                  |
|            |                 |        |            | 11 = 16 min.                                 |
| 1          | FG_MODE         | R/W    | 0          | Fuel gauge operation mode selection.         |
|            |                 |        |            | 1 = Enable sleep mode.                       |
|            |                 |        |            | 0 = Disable sleep mode.                      |
| 0          | EN_FG           | R/W    | 0          | Fuel gauge function selection.               |
|            |                 |        |            | 0 = Disable fuel gauge.                      |
|            |                 |        |            | 1 = Enable fuel gauge.                       |

### Table 58. SOC\_RESET, Register Address 0x28 Bit Descriptions

| Bit Number | Bit Name  | Access | Default | Description                                                                           |
|------------|-----------|--------|---------|---------------------------------------------------------------------------------------|
| 7          | SOC_RESET | W      | 0       | Write 1, then write 0 to refresh the BAT_SOC, VBAT_READ_H, and VBAT_READ_L registers. |
| [6:0]      | Not used  | R      |         |                                                                                       |

### **SWITCHING REGULATOR: REGISTER BIT DESCRIPTIONS**

Table 59. Buck Configure, Register Address 0x29 Bit Descriptions

| Bit Number | Bit Name       | Access | Default     | Description                                                                                                            |
|------------|----------------|--------|-------------|------------------------------------------------------------------------------------------------------------------------|
| [7:6]      | BUCK_SS[1:0]   | R/W    | Factory set | Buck regulator output soft start time. The values of the soft start time can be programmed using the following values: |
|            |                |        |             | 00 = 1  ms.                                                                                                            |
|            |                |        |             | 01 = 8  ms.                                                                                                            |
|            |                |        |             | 10 = 64  ms.                                                                                                           |
|            |                |        |             | 11 = 512 ms.                                                                                                           |
| [5:4]      | BUCK_ILIM[1:0] | R/W    | 11 = 400 mA | Buck regulator peak current limit. The values of the peak current limit can be programmed using the following values:  |
|            |                |        |             | 00 = 100 mA.                                                                                                           |
|            |                |        |             | 01 = 200 mA.                                                                                                           |
|            |                |        |             | 10 = 300 mA.                                                                                                           |
|            |                |        |             | 11 = 400 mA.                                                                                                           |
| 3          | BUCK_MODE      | R/W    | Factory set | Buck operate mode selection.                                                                                           |
|            |                |        |             | 0 = Hystersis Mode.                                                                                                    |
|            |                |        |             | 1 = FPWM Mode.                                                                                                         |
| 2          | STP_BUCK       | R/W    | 0 = Disable | Enable stop feature to buck regulator.                                                                                 |
|            |                |        |             | 0 = Disable pulse stop feature.                                                                                        |
|            |                |        |             | 1 = Enable pulse stop feature.                                                                                         |
| 1          | DISCHG_BUCK    | R/W    | Factory set | Configure the output discharge functionality for buck.                                                                 |
|            |                |        |             | 0 = Disable output discharge function.                                                                                 |
|            |                |        |             | 1 = Enable output discharge function.                                                                                  |
| 0          | EN_BUCK        | R/W    | Factory set | Buck output control.                                                                                                   |
|            |                |        |             | 0 = Disable buck output.                                                                                               |
|            |                |        |             | 1 = Enable buck output.                                                                                                |

### Table 60. Buck Output Voltage Setting, Register Address 0x2A Bit Descriptions

| Bit Number | Bit Name       | Access | Default        | Description                                                                                                                                    |
|------------|----------------|--------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:6]      | BUCK_DYL[1:0]  | R/W    | $00 = 0 \mu S$ | Buck switch delay time in hystersis. The values of the delay time can be programmed using the following values:                                |
|            |                |        |                | $00 = 0 \mu S.$                                                                                                                                |
|            |                |        |                | $01 = 5 \mu\text{S}.$                                                                                                                          |
|            |                |        |                | $10 = 10 \mu\text{S}.$                                                                                                                         |
|            |                |        |                | $11 = 20 \mu\text{S}.$                                                                                                                         |
| [5:0]      | VOUT_BUCK[5:0] | R/W    | Factory set    | Buck output voltage setting. The values of the voltage setting can be programmed using the following values:  000000 = 0.6 V.  000001 = 0.65 V |
|            |                |        |                | 111111 = 3.75 V.                                                                                                                               |

### Table 61. Buck Boost Configure, Register Address 0x2B Bit Descriptions

| Bit Number | Bit Name        | Access | Default     | Description                                                                                                             |
|------------|-----------------|--------|-------------|-------------------------------------------------------------------------------------------------------------------------|
| [7:6]      | BUCKBST_SS[1:0] | R/W    | Factory set | Buck boost regulator output soft start time. The values of the start time can be programmed using the following values: |
|            |                 |        |             | 00 = 1 ms.                                                                                                              |
|            |                 |        |             | 01 = 8 ms.                                                                                                              |
|            |                 |        |             | 10 = 64 ms.                                                                                                             |
|            |                 |        |             | 11 = 512 ms.                                                                                                            |

| Bit Number | Bit Name          | Access | Default      | Description                                                                                                                 |
|------------|-------------------|--------|--------------|-----------------------------------------------------------------------------------------------------------------------------|
| [5:3]      | BUCKBST_ILIM[2:0] | R/W    | 011 = 400 mA | Buck boost regulator peak current limit. The values of the peak current limit can be programmed using the following values: |
|            |                   |        |              | 000 = 100  mA.                                                                                                              |
|            |                   |        |              | 001 = 200 mA.                                                                                                               |
|            |                   |        |              | 010 = 300 mA.                                                                                                               |
|            |                   |        |              | 011 = 400 mA.                                                                                                               |
|            |                   |        |              | 100 = 500 mA.                                                                                                               |
|            |                   |        |              | 101 = 600 mA.                                                                                                               |
|            |                   |        |              | 110 = 700 mA.                                                                                                               |
|            |                   |        |              | 111 = 800 mA.                                                                                                               |
| 2          | STP_BUCKBST       | R/W    | 0 = Disable  | Enable stop feature to buck boost regulator.                                                                                |
|            |                   |        |              | 0 = Disable pulse stop feature.                                                                                             |
|            |                   |        |              | 1 = Enable pulse stop feature.                                                                                              |
| 1          | DISCHG_BUCKBST    | R/W    | Factory set  | Configure the output discharge functionality for buck boost.                                                                |
|            |                   |        |              | 0 = Disable output discharge function.                                                                                      |
|            |                   |        |              | 1 = Enable output discharge function.                                                                                       |
| 0          | EN_BUCKBST        | R/W    | Factory set  | Buck boost output control.                                                                                                  |
|            |                   |        |              | 0 = Disable buck boost output.                                                                                              |
|            |                   |        |              | 1 = Enable buck boost output.                                                                                               |

#### Table 62. Buck Boost Output Voltage Setting, Register Address 0x2C Bit Descriptions

| Bit Number | Bit Name          | Access | Default        | Description                                                                                                           |
|------------|-------------------|--------|----------------|-----------------------------------------------------------------------------------------------------------------------|
| [7:6]      | BUCKBST_DYL[1:0]  | R/W    | $00 = 0 \mu S$ | Buck boost switch delay time in hystersis. The values of the delay time can be programmed using the following values: |
|            |                   |        |                | $00 = 0 \mu S$ .                                                                                                      |
|            |                   |        |                | $01 = 5 \mu S$ .                                                                                                      |
|            |                   |        |                | $10 = 10 \mu\text{S}.$                                                                                                |
|            |                   |        |                | $11 = 20 \mu S.$                                                                                                      |
| [5:0]      | VOUT_BUCKBST[5:0] | R/W    | Factory set    | Buck boost output voltage setting. The values of the voltage setting can be programmed using the following values:    |
|            |                   |        |                | 000000 = 1.8 V with 100 mV step.                                                                                      |
|            |                   |        |                | 000001 = 1.9 V with 100 mV step.                                                                                      |
|            |                   |        |                |                                                                                                                       |
|            |                   |        |                | 001011 = 2.9 V with 100 mV step.                                                                                      |
|            |                   |        |                | 001100 = 2.95 V with 50 mV step.                                                                                      |
|            |                   |        |                |                                                                                                                       |
|            |                   |        |                | 111111 = 5.5 V with 50 mV step.                                                                                       |

### **SUPERVISORY: REGISTER BIT DESCRIPTIONS**

Table 63. Supervisory Setting, Register Address 0x2D Bit Descriptions

| Bit Number | Bit Name   | Access | Default    | Description                                                              |
|------------|------------|--------|------------|--------------------------------------------------------------------------|
| 7          | VOUT1_RST  | R/W    | 1          | Buck output voltage monitor to RESET selection.                          |
|            |            |        |            | $0 = Disable$ buck voltage monitor to $\overline{RESET}$ .               |
|            |            |        |            | 1 = Enable buck voltage monitor to $\overline{\text{RESET}}$ .           |
| 6          | VOUT2_RST  | R/W    | 0          | Buck boost output voltage monitor to RESET selection.                    |
|            |            |        |            | $0 = $ Disable buck boost voltage monitor to $\overline{\text{RESET}}$ . |
|            |            |        |            | $1 = $ Enable buck boost voltage monitor to $\overline{\text{RESET}}$ .  |
| 5          | RESET_TIME | R/W    | 0 = 200 ms | RESET timeout period selection. The values of the period selection       |
|            |            |        |            | can be programmed using the following values:                            |
|            |            |        |            | 0 = 200  ms.                                                             |
|            |            |        |            | 1 = 1.6 sec.                                                             |

| Bit Number | Bit Name     | Access | Default     | Description                                                                                                                           |
|------------|--------------|--------|-------------|---------------------------------------------------------------------------------------------------------------------------------------|
| [4:3]      | WD_TIME[1:0] | R/W    | 00 = 12.5 s | Watchdog timeout period selection. The values of the period selection can be programmed using the following values:                   |
|            |              |        |             | 00 = 12.5 sec.                                                                                                                        |
|            |              |        |             | 01 = 25.6 sec.                                                                                                                        |
|            |              |        |             | 10 = 50 sec.                                                                                                                          |
|            |              |        |             | 11 = 100 sec.                                                                                                                         |
| 2          | EN_WD        | R/W    | 0 = Disable | When high, the watchdog timer function is enabled. When low, the watchdog timer function is disabled.                                 |
| 1          | EN_MR_SD     | R/W    | 0 = Disable | When high, the device enters shipment mode after MR presses low for 12 sec. When low, disable MR to enter the shipment mode function. |
| 0          | RESET_WD     | W      | 0           | When high, the watchdog safety timer resets. The RESET_WD bit is reset automatically.                                                 |

### STATUS AND FAULT: REGISTER BIT DESCRIPTIONS

Table 64. Faults, Register Address 0x2E Bit Descriptions<sup>1</sup>

| Bit Number | Bit Name                | Access | Default | Description                                                                          |
|------------|-------------------------|--------|---------|--------------------------------------------------------------------------------------|
| 7          | BAT_UV <sup>1</sup>     | R/W    | 0       | When high, this bit indicates that the battery is undervoltage when overdischarging. |
| 6          | BAT_OC1                 | R/W    | 0       | When high, this bit indicates that the battery is overcurrent during overdischarge.  |
| 5          | BAT_CHGOC <sup>1</sup>  | R/W    | 0       | When high, this bit indicates that the battery is overcurrent during overcharge.     |
| 4          | BAT_CHGOV <sup>1</sup>  | R/W    | 0       | When high, this bit indicates that the battery is overvoltage during overcharge.     |
| 3          | Not used                | R      |         |                                                                                      |
| 2          | WD_TIMEOUT <sup>1</sup> | R/W    | 0       | When high, watchdog timeout has occurred.                                            |
| 1          | Not used                | R/W    | 0       |                                                                                      |
| 0          | TSD110 <sup>1</sup>     | R/W    | 0       | When high, the temperature shutdown fault occurs.                                    |

 $<sup>^{1}</sup>$  To reset the fault bits in the fault register, cycle power on the VBUS pin or write high to the corresponding  $I^{2}C$  bit.

Table 65. PGOOD\_STATUS Register, Register Address 0x2F Bit Descriptions

| Bit Number | Bit Name  | Access | Default        | Description                                                                                                                                     |
|------------|-----------|--------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:6]      | Not used  | R      |                |                                                                                                                                                 |
| 5          | MR_PRESS  | R      | Not applicable | When high, this bit indicates that the $\overline{\text{MR}}$ pin is pulled to low after $t_{DG}$ .                                             |
| 4          | CHG_CMPLT | R      | Not applicable | This bit shows battery charge complete.                                                                                                         |
|            |           |        |                | 0 = The charger is not in charge complete status.                                                                                               |
|            |           |        |                | 1 = The charger is in charge complete status.                                                                                                   |
| 3          | VBUSOK    | R      | Not applicable | This bit shows the real-time status of the VBUS pin voltage.                                                                                    |
|            |           |        |                | $0 = $ The voltage of the VBUS pin is lower than $V_{VBUS\_OK}$ or higher than                                                                  |
|            |           |        |                | V <sub>VBUS_OV</sub> .                                                                                                                          |
|            |           |        |                | $1 =$ The voltage of the VBUS pin is higher than $V_{VBUS\_OK}$ and lower than                                                                  |
|            |           |        |                | V <sub>VBUS_OV</sub> .                                                                                                                          |
| 2          | BATOK     | R      | Not applicable | This bit shows the real-time status of the battery voltage. This bit is only active when the fuel gauge function is enabled.                    |
|            |           |        |                | 0 = Battery voltage is less than V <sub>WEAK</sub> .                                                                                            |
|            |           |        |                | 1 = Battery voltage is more than V <sub>WEAK</sub> .                                                                                            |
| 1          | VOUT2OK   | R      | Not applicable | This bit shows real-time power good status for the buck boost regulator. This bit is only effective in buck boost standalone fixed output mode. |
|            |           |        |                | 0 = Buck boost regulator power-good status is low.                                                                                              |
|            |           |        |                | 1 = Buck boost regulator power-good status is high.                                                                                             |
| 0          | VOUT10K   | R      | Not applicable | This bit shows real-time power-good status for the buck regulator. This bit is not effective if the buck is configured as load switch mode.     |
|            |           |        |                | 0 = Buck power-good status is low.                                                                                                              |
|            |           |        |                | 1 = Buck power-good status is high.                                                                                                             |

Table 66. PGOOD1\_MASK Register, Register Address 0x30 Bit Descriptions

| Bit Number | Bit Name       | Access | Default     | Description                                                                                                           |
|------------|----------------|--------|-------------|-----------------------------------------------------------------------------------------------------------------------|
| 7          | PG1_REV        | R/W    | Factory set | This bit configures the active low output of the PGOOD1 pin.                                                          |
|            |                |        |             | 0 = Disable active low.                                                                                               |
|            |                |        |             | 1 = Enable active low.                                                                                                |
| [6:5]      | Not used       |        |             |                                                                                                                       |
| 4          | CHGCMPLT_MASK1 | R/W    | 0           | This bit configures the external PGOOD1 pin.                                                                          |
|            |                |        |             | 0 = Does not send the output charger complete signal to the external PGOOD1 pin.                                      |
|            |                |        |             | 1 = Sends the output charger complete signal to the external PGOOD1 pin.                                              |
| 3          | VBUSOK_MASK1   | R/W    | Factory set | This bit configures the external PGOOD1 pin.                                                                          |
|            |                |        |             | 0 = Does not send the output VBUS voltage status signal to the external PGOOD1 pin.                                   |
|            |                |        |             | 1 = Sends the output VBUS voltage status signal to the external PGOOD1 pin.                                           |
| 2          | BATOK_MASK1    | R/W    | 0           | This bit configures the external PGOOD1 pin.                                                                          |
|            |                |        |             | 0 = Does not send the output battery voltage okay signal to the external PGOOD1 pin.                                  |
|            |                |        |             | 1 = Sends the output battery voltage okay signal to the external PGOOD1 pin.                                          |
| 1          | VOUT2OK_MASK1  | R/W    | 0           | This bit configures the external PGOOD1 pin for buck boost output.                                                    |
|            |                |        |             | 0 = Does not send the output buck boost PGOOD signal to the external PGOOD1 pin.                                      |
|            |                |        |             | 1 = Sends the output buck boost PGOOD signal to the external PGOOD1 pin.                                              |
| 0          | VOUT1OK_MASK1  | R/W    | Factory set | This bit configures the external PGOOD1 pin. This bit is not effective if the buck is configured in load-switch mode. |
|            |                |        |             | 0 = Does not send the output buck PGOOD signal to the external PGOOD1 pin.                                            |
|            |                |        |             | 1 = Sends the output buck PGOOD signal to the external PGOOD1 pin.                                                    |

Table 67. PGOOD2\_MASK Register, Register Address 0x31 Bit Descriptions

| Bit Number | Bit Name       | Access | Default | Description                                                                                                           |
|------------|----------------|--------|---------|-----------------------------------------------------------------------------------------------------------------------|
| 7          | PG2_REV        | R/W    | 0       | This bit configures the active low output of the PGOOD2 pin output.                                                   |
|            |                |        |         | 0 = Disable active low.                                                                                               |
|            |                |        |         | 1 = Enable active low.                                                                                                |
| [6:5]      | Not used       |        |         |                                                                                                                       |
| 4          | CHGCMPLT_MASK2 | R/W    | 0       | This bit configures the external PGOOD2 pin.                                                                          |
|            |                |        |         | 0 = Does not send the output charger complete signal to the external PGOOD2 pin.                                      |
|            |                |        |         | 1 = Sends the output charger complete signal to the external PGOOD2 pin.                                              |
| 3          | VBUSOK_MASK2   | R/W    | 0       | This bit configures the external PGOOD2 pin.                                                                          |
|            |                |        |         | 0 = Does not send the output VBUS voltage status signal to the external PGOOD2 pin.                                   |
|            |                |        |         | 1 = Sends the output VBUS voltage status signal to the external PGOOD2                                                |
|            |                |        |         | pin.                                                                                                                  |
| 2          | BATOK_MASK2    | R/W    | 0       | This bit configures the external PGOOD2 pin.                                                                          |
|            |                |        |         | 0 = Does not send the output battery voltage okay signal to the external PGOOD2 pin.                                  |
|            |                |        |         | 1 = Sends the output battery voltage okay signal to the external PGOOD2 pin.                                          |
| 1          | VOUT2OK_MASK2  | R/W    | 0       | This bit configures the external PGOOD2 pin for buck boost output.                                                    |
|            |                |        |         | 0 = Does not send the output buck boost PGOOD signal to the external PGOOD2 pin.                                      |
|            |                |        |         | 1 = Sends the output buck boost PGOOD signal to the external PGOOD2 pin.                                              |
| 0          | VOUT1OK_MASK2  | R/W    | 0       | This bit configures the external PGOOD2 pin. This bit is not effective if the buck is configured in load switch mode. |
|            |                |        |         | 0 = Does not send the output buck PGOOD signal to the external PGOOD2 pin                                             |
|            |                |        |         | 1 = Sends the output buck PGOOD signal to the external PGOOD2 pin.                                                    |

Table 68. INTERRUPT\_ENABLE1 Register, Address 0x32 Bit Descriptions

| Bit Number | Bit Name       | Access | Default | Description                                                             |
|------------|----------------|--------|---------|-------------------------------------------------------------------------|
| 7          | EN_SOCLOW_INT  | R/W    | 0       | When high, the battery low state of charge interrupt is allowed.        |
| 6          | EN_SOCACM_INT  | R/W    | 0       | When high, the state of charge accumulation interrupt is allowed.       |
| 5          | EN_ADPICHG_INT | R/W    | 0       | When high, the VBUS adaptive charge current limit interrupt is allowed. |
| 4          | EN_BATPRO_INT  | R/W    | 0       | When high, the battery protection interrupt is allowed.                 |
| 3          | EN_THR_INT     | R/W    | 0       | When high, the THR temperature thresholds interrupt is allowed.         |
| 2          | EN_BAT_INT     | R/W    | 0       | When high, the battery voltage thresholds interrupt is allowed.         |
| 1          | EN_CHG_INT     | R/W    | 0       | When high, the charger mode change interrupt is allowed.                |
| 0          | EN_VBUS_INT    | R/W    | 0       | When high, the VBUS pin voltage thresholds interrupt is allowed.        |

Table 69. INTERRUPT\_ENABLE2 Register, Address 0x33 Bit Descriptions

|            |                  | 0      |         | *                                                                 |
|------------|------------------|--------|---------|-------------------------------------------------------------------|
| Bit Number | Bit Name         | Access | Default | Description                                                       |
| 7          | EN_MR_INT        | R/W    | 0       | When high, the $\overline{\text{MR}}$ press interrupt is allowed. |
| 6          | EN_WD_INT        | R/W    | 0       | When high, the watchdog alarm interrupt is allowed.               |
| 5          | EN_BUCKPG_INT    | R/W    | 0       | When high, the VOUT1OK change interrupt is allowed.               |
| 4          | EN_BUCKBSTPG_INT | R/W    | 0       | When high, the VOUT2OK change interrupt is allowed.               |
| [3:0]      | Not used         | R/W    |         |                                                                   |

Table 70. INTERRUPT\_FLAG1 Register, Address 0x34 Bit Descriptions

| Bit Number | Bit Name                | Access | Default        | Description                                                                                                                 |
|------------|-------------------------|--------|----------------|-----------------------------------------------------------------------------------------------------------------------------|
| 7          | SOCLOW_INT <sup>1</sup> | R      | Not applicable | When high, this bit indicates an interrupt caused by low battery voltage.                                                   |
| 6          | SOCACM_INT <sup>1</sup> | R      | Not applicable | When high, this bit indicates an interrupt caused by state of charge accumulation to 4096 points and an overflow of points. |
| 5          | ADPICHG_INT             | R      | Not applicable | When high, this bit indicates an interrupt caused by VBUS input current limit adaptive regulation.                          |
| 4          | BATPRO_INT <sup>1</sup> | R      | Not applicable | When high, this bit indicates an interrupt caused by battery protection triggered with battery fault events.                |
| 3          | THR_INT <sup>1</sup>    | R      | Not applicable | When high, this bit indicates an interrupt caused by THR temperature thresholds.                                            |
| 2          | BAT_INT <sup>1</sup>    | R      | Not applicable | When high, this bit indicates an interrupt caused by battery voltage thresholds.                                            |
| 1          | CHG_INT <sup>1</sup>    | R      | Not applicable | When high, this bit indicates an interrupt caused by a charger mode change.                                                 |
| 0          | VBUS_INT <sup>1</sup>   | R      | Not applicable | When high, this bit indicates an interrupt caused by VBUS voltage thresholds.                                               |

<sup>&</sup>lt;sup>1</sup> When reading the register, the interrupt bit resets automatically.

Table 71. INTERRUPT\_FLAG2 Register, Address 0x35 Bit Descriptions

| Bit Number | Bit Name                   | Access | Default        | Description                                                              |
|------------|----------------------------|--------|----------------|--------------------------------------------------------------------------|
| 7          | MR_INT <sup>1</sup>        | R      | Not applicable | When high, this bit indicates an interrupt caused by the MR press.       |
| 6          | WD_INT <sup>1</sup>        | R      | Not applicable | When high, this bit indicates an interrupt caused by the watchdog alarm. |
| 5          | BUCKPG_INT <sup>1</sup>    | R      | Not applicable | When high, this bit indicates an interrupt caused by a VOUT1OK trigger.  |
| 4          | BUCKBSTPG_INT <sup>1</sup> | R      | Not applicable | When high, this bit indicates an interrupt caused by a VOUT2OK trigger.  |
| [3:0]      | Not used                   | R      |                |                                                                          |

<sup>&</sup>lt;sup>1</sup> When reading the register, the interrupt bit resets automatically.

Table 72. SHIPMODE Register, Register Address 0x36 Bit Descriptions

| 0 , 0      |             |        |         |                                                                                   |
|------------|-------------|--------|---------|-----------------------------------------------------------------------------------|
| Bit Number | Bit Name    | Access | Default | Description                                                                       |
| [7:1]      | Not used    | R      |         |                                                                                   |
| 0          | EN_SHIPMODE | R/W    | 0       | When high, the ADP5360 enters shipment mode. When low, shipment mode is disabled. |

# APPLICATIONS INFORMATION

#### **TYPICAL APPLICATION CIRCUIT**



Figure 60. ADP5360 Application Diagram

#### TYPICAL APPLICATION CIRCUIT IN HEALTHCARE



Figure 61. Li-Ion Battery Charger Application in Healthcare Portable

#### **EXTERNAL COMPONENTS**

#### **VBUS Capacitor Selection**

According to the USB specification, USB peripherals have a detectable change in capacitance on VBUS when the VBUS is attached. The peripheral device VBUS bypass capacitance must be at least 1  $\mu\text{F}$ , but not larger than 10  $\mu\text{F}$ . The combined capacitance for the VBUS pin and VDD pin must not exceed 10  $\mu\text{F}$  at any temperature or dc bias condition. Suggested VBUS capacitors are shown in Table 73.

Table 73. Suggested VBUS Capacitors

| Vendor | Part Number        | Value (μF) | Voltage (V) | Size |
|--------|--------------------|------------|-------------|------|
| Murata | GRM155R61E225ME15D | 2.2        | 25          | 0402 |
| Yageo  | CC0402MRX5R8BB225  | 2.2        | 25          | 0402 |

#### **VDD Capacitor Selection**

The internal supply voltage of the ADP5360 is equipped with a noise suppressing capacitor at the VDD terminal. Use typical VDD capacitance (1  $\mu F$ ), but do not exceed 10  $\mu F$  during operation. Do not connect any external voltage source, any resistive load, or any other current load to the VDD terminal. Suggested VDD capacitors are shown in Table 74.

Table 74. Suggested VDD Pin Capacitors

| Vendor | Part Number        | Value (μF) | Voltage (V) | Size |
|--------|--------------------|------------|-------------|------|
| Murata | GRM155R60J105KE19D | 1          | 6.3         | 0402 |
| Yageo  | CC0402KRX5R5BB105  | 1          | 6.3         | 0402 |

#### **VSYS Capacitor Selection**

To guarantee the performance of the charger in various operation modes, including trickle charge, CC charge, and CV charge, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application. The total VSYS capacitance consists of all capacitors when the VSYS node is tied together with the input node of the buck and buck boost regulators.

The VSYS capacitance must be  $\geq 10~\mu F$ . Suggested VSYS capacities are shown in Table 75.

Table 75. Suggested VSYS, ISOB, VIN1, VIN2, VOUT1, and VOUT2 Capacitors

| Vendor | Part Number        | Value (μF) | Voltage (V) | Size |
|--------|--------------------|------------|-------------|------|
| Murata | GRM155R60J106ME44D | 10         | 6.3         | 0402 |
| Yageo  | CC0402MRX5R5BB106  | 10         | 6.3         | 0402 |

#### **ISOB Capacitor Selection**

The ISOB effective capacitance must be  $\geq$ 4.7 µF at any point during operation. Typically, a nominal capacitance of 10 µF is required to fulfill the condition at all points of operation. Suggestions for an ISOB capacitor are show in Table 75.

#### **Buck Input Capacitor Selection**

An input capacitor is required to reduce the input voltage ripple, input ripple current, and source impedance. Place the input capacitor as near as possible to the VIN1 pin. Use the following equation to determine the rms input current:

$$I_{RMS} \ge I_{LOAD(MAX)} \sqrt{\frac{V_{OUT} \left(V_{IN} - V_{OUT}\right)}{V_{IN}}}$$

For most applications, the VIN1 pin ties together with the VSYS pin. The VSYS capacitance is effective, so a 1  $\mu F$  capacitor is sufficient for the VIN1 pin. The input capacitor can be increased without any limit for better input voltage filtering. Suggested VIN1 capacitors are show in Table 75.

#### **Buck Inductor Selection**

The high switching frequency of the ADP5360 buck converter allows the selection of small chip inductors when the buck operates in FPWM mode.

The peak-to-peak inductor current ripple ( $I_{\text{RIPPLE1}}$ ) is calculated using the following equation:

$$I_{RIPPLE1} = V_{OUT1} \times ((V_{IN1} - V_{OUT1}))/(V_{IN1} \times f_{SW} \times L_1)$$

where:

 $V_{OUT1}$  is the buck output voltage.

 $V_{INI}$  is the buck input voltage at the VIN1 node.

*f*<sub>SW</sub> is the buck switching frequency.

 $L_1$  is the buck output inductor value.

The minimum dc current rating of the inductor must be greater than the inductor peak current ( $I_{PEAK1}$ ), which is calculated using the following equation:

$$I_{PEAK1} = I_{LOAD1(MAX)} + I_{RIPPLEx}$$

where  $I_{LOAD(MAX)}$  is the output current load.

Inductor conduction losses are caused by the flow of current through the inductor, which has an associated internal dc resistance (DCR). Larger inductors have smaller DCR values, which can decrease inductor conduction losses. Inductor core losses are related to the magnetic permeability of the core material. Because the buck regulators are high switching frequency dc-to-dc converters, shielded ferrite core material is recommended for low core losses and low electromagnetic interference (EMI).

Suggested buck inductors are shown in Table 76.

#### **Buck Output Capacitor Selection**

Output capacitance is required to minimize the output voltage overshoot and undershoot and to minimize the output ripple significantly both in hysteresis mode and FPWM mode. Capacitors with low equivalent series resistance (ESR) values produce the lowest output ripple in FPWM mode.

Suggested buck output capacitors are shown in Table 75.

#### **Buck Boost Input Capacitor Selection**

An input capacitor is required to reduce the input voltage ripple, input ripple current, and source impedance. Place the input capacitor as near as possible to the VIN2 pin.

For most applications, the VIN2 pin ties together with the VSYS pin. The VSYS capacitance is effective, so a 1  $\mu F$  capacitor is sufficient for the VIN2 pin. The input capacitor can be increased without any limit for better input voltage filtering. Suggested VIN2 capacitors are show in Table 75.

#### **Buck Boost Inductor Selection**

Inductor conduction losses are caused by the flow of current through the inductor, which has an associated internal DCR. Larger inductors have smaller DCR values, which can decrease inductor conduction losses. Inductor core losses are related to the magnetic permeability of the core material.

Suggested buck boost inductors are shown in Table 76.

#### **Buck Boost Output Capacitor Selection**

Output capacitance is required to minimize the output voltage overshoot and undershoot and to minimize the output ripple significantly in hysteresis mode.

Suggested buck boost output capacitors are shown in Table 75.

**Table 76. Recommended Inductors** 

| Vendor | Model        | Inductance (μH) | Dimensions (mm)              | DCR (mΩ) | Rated Current (Ir) (A) |
|--------|--------------|-----------------|------------------------------|----------|------------------------|
| Wurth  | 74479776247A | 4.7             | 2.0 × 1.6 × 1.0              | 140      | 1.2                    |
| TDK    | MLP2016H4R7  | 4.7             | $2.0 \times 1.6 \times 0.85$ | 160      | 1.1                    |

# **PCB LAYOUT GUIDELINES**

Poor layout can affect ADP5360 performance, causing EMI and electromagnetic compatibility (EMC) problems, ground bounce, and voltage losses, as well as affect regulation and stability. A good layout is implemented using the following guidelines:

- Place the decoupling capacitor, inductor, input capacitor, and output capacitor near to the ADP5360.
- Use a ground plane with several vias connecting to the component side ground to further reduce noise interference on sensitive circuit nodes.
- Use a dedicated trace to connect the BSNS pin to the battery pack output node for accurate sensing of the battery voltage.
- Use size 0603 or size 0402 resistors and capacitors to achieve the smallest possible footprint solution on boards where space is limited.



Figure 62. Recommend Layout

### **FACTORY-PROGRAMMABLE OPTIONS**

Table~77.~Fuse-Programmable~Trim~Options~for~the~ADP5360~Different~Model

| Parameter                | Value                                        | Default Setting                               |  |
|--------------------------|----------------------------------------------|-----------------------------------------------|--|
| I <sup>2</sup> C Address | 0x46                                         | 0x46                                          |  |
|                          | 0x56                                         |                                               |  |
|                          | 0x66                                         |                                               |  |
|                          | 0x76                                         |                                               |  |
| EN_CHG                   | Charger is enabled.                          | Charger is disabled.                          |  |
|                          | Charger is disabled.                         |                                               |  |
| ITHR                     | 60 μΑ                                        | 60 μA                                         |  |
|                          | 12 μΑ                                        |                                               |  |
|                          | 6 µA                                         |                                               |  |
| VTRM                     | 3.96 V                                       | 4.16 V                                        |  |
|                          | 4.06 V                                       |                                               |  |
|                          | 4.16 V                                       |                                               |  |
|                          | 4.26 V                                       |                                               |  |
|                          | 4.36 V                                       |                                               |  |
|                          | 4.36 V                                       |                                               |  |
|                          | 4.46 V                                       |                                               |  |
|                          | 4.46 V                                       |                                               |  |
| EN_BATPRO                | The battery protection function is disabled. | The battery protection function is enabled.   |  |
|                          | The battery protection function is enabled.  | me success procession runned on its entaction |  |
| UV_DISCH                 | 2.2 V                                        | 2.5 V                                         |  |
| 01_015611                | 2.5 V                                        | 2.5 V                                         |  |
|                          | 2.6 V                                        |                                               |  |
|                          | 2.8 V                                        |                                               |  |
| OC_DISCH                 | 100 mA                                       | 600 mA                                        |  |
| OC_DISCH                 | 200 mA                                       | 000 111/1                                     |  |
|                          | 400 mA                                       |                                               |  |
|                          | 600 mA                                       |                                               |  |
| OV_CHG                   | 4.25 V                                       | 4.30 V                                        |  |
| Ov_cnd                   | 4.23 V<br>4.30 V                             | 4.30 V                                        |  |
|                          | 4.50 V<br>4.40 V                             |                                               |  |
|                          | 4.40 V<br>4.50 V                             |                                               |  |
| OC CUC                   |                                              |                                               |  |
| OC_CHG                   | 100 mA                                       | 150 m A /A DD52C0A CD7 1 D7                   |  |
|                          | 150 mA<br>200 mA                             | 150 mA/ADP5360ACBZ-1-R7                       |  |
|                          | 400 mA                                       | 400 m 4 /4 DDE2604 CD 7 2 D7                  |  |
| EN DUCK                  |                                              | 400 mA/ADP5360ACBZ-2-R7                       |  |
| EN_BUCK                  | Disable buck output.                         | Enable buck output.                           |  |
| DITCK CC                 | Enable buck output.                          |                                               |  |
| BUCK_SS                  | 1 ms                                         | 1 ms                                          |  |
|                          | 8 ms                                         |                                               |  |
|                          | 64 ms                                        |                                               |  |
|                          | 512 ms                                       |                                               |  |
| BUCK_MODE                | Hystersis mode.                              | Hystersis mode.                               |  |
|                          | FPWM mode.                                   |                                               |  |
| DISCHG_BUCK              | Disable output discharge function.           | Disable output discharge function.            |  |
|                          | Enable output discharge function.            |                                               |  |
| VOUT_BUCK                | 1.0 V                                        |                                               |  |
|                          | 1.2 V                                        | 1.2 V/ADP5360ACBZ-1-R7                        |  |
|                          | 1.5 V                                        |                                               |  |
|                          | 1.8 V                                        | 1.8 V/ADP5360ACBZ-2-R7                        |  |
|                          | 2.5 V                                        |                                               |  |

| Parameter      | Value                                                                                 | Default Setting                                                               |
|----------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
|                | 2.8 V                                                                                 |                                                                               |
|                | 3.0 V                                                                                 |                                                                               |
|                | 3.3 V                                                                                 |                                                                               |
| EN_BUCKBST     | Disable buck boost output.                                                            | Disable buck boost output.                                                    |
|                | Enable buck boost output.                                                             |                                                                               |
| BUCKBST_SS     | 1 ms                                                                                  | 1 ms                                                                          |
|                | 8 ms                                                                                  |                                                                               |
|                | 64 ms                                                                                 |                                                                               |
|                | 512 ms                                                                                |                                                                               |
| DISCHG_BUCKBST | Disable output discharge function.                                                    | Disable output discharge function.                                            |
|                | Enable output discharge function.                                                     |                                                                               |
| VOUT_BUCKBST   | 2.5 V                                                                                 |                                                                               |
|                | 3.3 V                                                                                 | 3.3 V/ADP5360ACBZ-2-R7                                                        |
|                | 3.6 V                                                                                 |                                                                               |
|                | 4.0 V                                                                                 |                                                                               |
|                | 4.2 V                                                                                 |                                                                               |
|                | 4.6 V                                                                                 |                                                                               |
|                | 5.0 V                                                                                 | 5.0 V/ADP5360ACBZ-1-R7                                                        |
|                | 5.5 V                                                                                 |                                                                               |
| PG1_REV        | Disable PGOOD1 pin output active low.                                                 | Disable PGOOD1 pin output active low.                                         |
|                | Enable PGOOD1 pin output active low.                                                  |                                                                               |
| VBUSOK_MASK1   | Do not output the V <sub>VBUS</sub> voltage status signal to the external PGOOD1 pin. | Do not send the output VBUS voltage status signal to the external PGOOD1 pin. |
|                | Output the $V_{VBUS}$ voltage status signal to the external PGOOD1 pin.               |                                                                               |
| VOUT1OK_MASK1  | Do not output the buck PGOOD signal to the external PGOOD1 pin.                       | Do not send the output buck PGOOD signal to the external PGOOD1 pin.          |
|                | Output the buck PGOOD signal to the external PGOOD1 pin.                              | ·                                                                             |

# **OUTLINE DIMENSIONS**



Figure 63. 32-Ball Wafer Level Chip Scale Package [WLCSP] (CB-32-2) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                            | Package Option |
|--------------------|-------------------|------------------------------------------------|----------------|
| ADP5360ACBZ-1-R7   | -40°C to +85°C    | 32-Ball Wafer Level Chip Scale Package [WLCSP] | CB-32-2        |
| ADP5360ACBZ-2-R7   | -40°C to +85°C    | 32-Ball Wafer Level Chip Scale Package [WLCSP] | CB-32-2        |
| ADP5360CB-EVALZ    |                   | Evaluation Board                               |                |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

I<sup>2</sup>C refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).

