## EECE 144 Fall 2011

# Lab Report #6 Section 4 10/12/2011

Submitted by: Jeremiah Mahler

| Signature | Printed Name     | Date         |  |
|-----------|------------------|--------------|--|
|           | Jeremiah Mahler  | Oct 12, 2011 |  |
|           | Marvanee Johnson | Oct 12, 2011 |  |

### 1 Description/Objectives

The objective of this lab is to simplify a function in to two equivalent forms, one using NAND's and the other using NOR's, then implement these in hardware.

#### 2 Procedure

The procedure for this lab consists of several parts. First, using the given logic function, it is simplified using Karnaugh Maps. Then this simplified function is manipulated in to two forms with one using only NAND's and the other using only NOR's. Then these functions are implemented in hardware (74HC00, 74HC02 ICs) and the results are verified against the truth table.

The canonical SOP form of the equation used in this lab is given in Equation 1.

$$f(a,b,c,d) = \sum m(0,2,8,10,12,13,14,15)$$

$$= m_0 + m_2 + m_8 + m_{10} + m_{12} + m_{13} + m_{14} + m_{15}$$

$$= a'b'c'd' + a'b'cd' + ab'c'd' + abc'd' + abc'd + abcd' + abcd'$$
(1)

The truth table produced from Equation 1 is shown in Table 1. And the Karnaugh Map produced from the truth table is shown in Figure 1. Using the groupings produced by the Karnaugh Map results in the simplified form in Equation 2.

| f(a, b, c, d) = ab + b'd' | (2) |
|---------------------------|-----|
|---------------------------|-----|

| Index       | a | b | c | d | $\int$ |
|-------------|---|---|---|---|--------|
| 0           | 0 | 0 | 0 | 0 | 1      |
| 1           | 0 | 0 | 0 | 1 | 0      |
| 2 3         | 0 | 0 | 1 | 0 | 1      |
| 3           | 0 | 0 | 1 | 1 | 0      |
| 4           | 0 | 1 | 0 | 0 | 0      |
| 5           | 0 | 1 | 0 | 1 | 0      |
| 6           | 0 | 1 | 1 | 0 | 0      |
| 6<br>7<br>8 | 0 | 1 | 1 | 1 | 0      |
|             | 1 | 0 | 0 | 0 | 1      |
| 9           | 1 | 0 | 0 | 1 | 0      |
| 10          | 1 | 0 | 1 | 0 | 1      |
| 11          | 1 | 0 | 1 | 1 | 0      |
| 12          | 1 | 1 | 0 | 0 | 1      |
| 13          | 1 | 1 | 0 | 1 | 1      |
| 14          | 1 | 1 | 1 | 0 | 1      |
| 15          | 1 | 1 | 1 | 1 | 1      |

Table 1: Truth table of Equation 1.

Using the simplified logic function (Equation 2) this can be converted to use only NAND (not and) gates instead of AND and OR gates <sup>1</sup>. Equation 3 shows this result. An implementation of this function using gates is shown in Figure 2.

<sup>&</sup>lt;sup>1</sup>NOT gates are not included in this analysis because it is assumed that the inputs are available in their inverted or non-inverted form.



Figure 1: Karnaugh Map representation of Equation 1.

Figure 2: Circuit definition of NAND (Equation 3).

Again using the simplified logic function (Equation 2) this can be converted to use only NOR (not or) gates instead of AND and OR. Equation 4 shows this result. An implementation of this function using gates is shown in Figure 3.

$$f(a,b,c,d) = ab + b'd'$$
 (original equation)  
=  $(ab)'' + (b'd')''$   
=  $[(a'+b')' + (b+d)']''$  (NOR form) (4)



Figure 3: Circuit definition of NOR (Equation 4).

## 3 Observations

The output of each logic function implemented in hardware (Figure 2, Figure 3) agreed with the expected values of the truth table (Table 1).

## 4 Conclusion

This lab was a success in showing that a simplified function, implemented in hardware using only NAND's or only NOR's, will produce an equivalent function.