## GD54/74LS164

# 8-BIT PARALLEL OUTPUT SERIAL SHIFT REGISTER

#### **Feature**

- Gated (Enable/Disable) Serial Inputs
- · Fully Buffered Clock and Serial Inputs
- Asynchronous Clear

#### Description

This 8-bit shift register features gated serial inputs and an asynchronous clear. The gated serial inputs (A and B) permit complete control over incoming data as a low at either (or both) input(s) inhibits entry of the new data and resets the first flip flop to the low level at the next clock pulse. A high level input enables the other input which will then determine the state of the first flip-flop. Data at the serial inputs may be changed while the clock is high or low, but only information meeting the setup requirements will be entered clocking occurs or the low-to-high level transition of the clock input. All inputs are diode-clamped to minimize transmission-line effects.



#### **Function Table**

| INPUTS |          |   | OUTPUTS |                 |                                            |  |
|--------|----------|---|---------|-----------------|--------------------------------------------|--|
| CLEAR  | CLOCK    | Α | В       | Q <sub>A</sub>  | $Q_{B}\cdots \cdot Q_{H}$                  |  |
| L      | ×        | Х | Х       | L               | L L                                        |  |
| н      | L        | Х | Χ       | Q <sub>AO</sub> | $\mathbf{Q}_{BO}\!\cdots\!\mathbf{Q}_{HO}$ |  |
| Н      | <b>†</b> | н | Н       | н               | $\mathbf{Q}_{Gn} \dots \mathbf{Q}_{Gn}$    |  |
| н      | 1        | L | Х       | L               | $\mathbf{Q}_{An} \cdots \mathbf{Q}_{Gn}$   |  |
| н      | <b>†</b> | × | L       | L               | $Q_{An} \cdots Q_{Gn}$                     |  |

H=high level (steady state), L=low level (steady state)

X=irrelevant (any input, including transitions)

t=transition from low-to-high-level

 $Q_{AO}, Q_{BO}, Q_{HO}$ =the level of  $Q_A, Q_B$  or  $Q_H$  respectively, before the indicated steady-state input conditions were established.

 $Q_{An}$ ,  $Q_{Gn}$ =the level of  $Q_A$  or  $Q_G$  before the most recent † transition of the clock; indicates a one-bit shift.

#### Schematics of Inputs and Outputs

EQUIVALENT OF EACH INPUT





4-132

### Typical Clear, Shift, and Clear Sequences



### **Function Block Diagram**



### **Absolute Maximum Ratings**

| • | Supply voltage, Vcc       |      | 7V             |
|---|---------------------------|------|----------------|
|   |                           |      |                |
|   |                           | 54LS |                |
|   | , ,                       | 74LS |                |
|   | Storage temperature range |      | -65°C to 150°C |

### **Recommended Operating Conditions**

| SYMBOL             | PARAMETER                           |       | MIN  | NOM | MAX  | UNIT     |
|--------------------|-------------------------------------|-------|------|-----|------|----------|
|                    | Supply voltage                      | 54    | 4.5  | 5   | 5.5  | V        |
| V <sub>CC</sub>    |                                     | 74    | 4.75 | 5   | 5.25 | <b>,</b> |
| Гон                | High-level output current           | 54,74 |      |     | -400 | μΑ       |
|                    | Low-level output current            | 54    |      |     | 4    | mA       |
| lOL                |                                     | 74    |      |     | 8    | IIIA     |
| f <sub>clock</sub> | Clock frequency                     |       | 0    |     | 25   | MHz      |
| t <sub>w</sub>     | Width of clock or clear input pulse |       | 20   |     |      | ns       |
| t <sub>su</sub>    | Data set up time                    |       | 15   |     |      | ns       |
| t <sub>h</sub>     | Data hold time                      |       | 5    |     |      | ns       |
|                    |                                     | 54    | -55  |     | 125  | °C       |
| $T_A$              | Operating free-air temperature      | 74    | 0    |     | 70   |          |

#### Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted)

| SYMBOL                                | PARAMETER                                | TEST CONDITIONS                              |                      |       | MIN | TYP<br>(Note 1) | МАХ  | UNIT |
|---------------------------------------|------------------------------------------|----------------------------------------------|----------------------|-------|-----|-----------------|------|------|
| V <sub>IH</sub>                       | High-level input voltage                 |                                              |                      |       | 2   |                 |      | >    |
| V <sub>IL</sub>                       | Low-level input voltage                  |                                              |                      | 54    |     |                 | 0.7  | v    |
| ▼IL                                   | Low level input voltage                  |                                              |                      | 74    |     |                 | 0.8  |      |
| V <sub>IK</sub>                       | Input clamp voltage                      | V <sub>CC</sub> =Min,                        | <sub>I</sub> =-18mA  |       |     |                 | -1.5 | ٧    |
|                                       | High-level output voltage                | V <sub>CC</sub> =Min                         | V <sub>IL</sub> =Max | 54    | 2.5 | 3.4             |      | V    |
| V <sub>OH</sub> High-level output vol | I light-level output voltage             | I <sub>OH</sub> =Max                         | V <sub>IH</sub> =Min | 74    | 2.7 | 3.4             |      |      |
|                                       |                                          | V <sub>CC</sub> =Min                         | I <sub>OL</sub> =4mA | 54,74 |     | 0.25            | 0.4  | v    |
| V <sub>OL</sub>                       | V <sub>OL</sub> Low-level output voltage | V <sub>IL</sub> =Max<br>V <sub>IH</sub> =Min | I <sub>OL</sub> =8mA | 74    |     | 0.35            | 0.5  |      |
| l <sub>i</sub>                        | Input current at maximum input voltage   | V <sub>CC</sub> =Max, V <sub>I</sub> =7V     |                      |       |     | 0.1             | mA   |      |
| l <sub>iH</sub>                       | High-level input current                 | V <sub>CC</sub> =Max, V <sub>i</sub> =2.7V   |                      |       |     |                 | 20   | mA   |
| l <sub>IL</sub>                       | Low-level input current                  | V <sub>CC</sub> =Max, V <sub>I</sub> =0.4V   |                      |       |     |                 | -0.4 | mA   |
| los                                   | Short-circuit output current             | V <sub>CC</sub> =Max (Note 2)                |                      |       | -20 |                 | -100 | mA   |
| Icc                                   | Supply current                           | V <sub>CC</sub> =5.25V (Note 3)              |                      |       |     | 16              | 27   | mA   |

Note 1: All typical values are at  $V_{CC}=5V$ ,  $T_A=25\,^{\circ}C$ .

Note 2: Not more than one output should be shorted at a time, and duration should not exceed one second.

Note 3: I<sub>CC</sub> is measured with outputs open, serial inputs grouned, the clock input at 2.4V, and a momentary ground, then 4.5V applied.

## Switching Characteristics, $V_{CC} = 5V$ , $T_A = 25$ °C

| SYMBOL           | PARAMETER                                                                | TEST CONDITION                           | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------------------------------------------------|------------------------------------------|-----|-----|-----|------|
| f <sub>max</sub> | Maximum clock frequency                                                  |                                          | 25  | 36  |     | MHz  |
| t <sub>PHL</sub> | Propagation delay time, high-to-<br>low-level Q outputs from clear input | 0 -1525 B -2k0                           |     | 24  | 36  | ns   |
| t <sub>PLH</sub> | Propagation delay time, low-to-<br>high-level Q outputs from clock input | $C_L=15pF, R_L=2k\Omega$<br>See Figure 1 |     | 17  | 27  | ns   |
| t <sub>PHL</sub> | Propagation delay time, high-to-<br>low-level Q outputs from clock input |                                          |     | 21  | 32  | ns   |

<sup>#</sup>For load circuit and voltage waveforms, see page 3-11.

#### **Parameter Measurement Information**



TEST CIRCUIT



VOLTAGE WAVEFORMS

Note A: The pulse generators have the following characteristics: duty cycle ≤50%, Z<sub>out ≈ 50Ω; tj</sub>≤15ns, tj≤6ns.

Note B: C<sub>L</sub> includes probe and jig capacitance. Note C: All diodes are 1N3064 or 1N916

Note D: Q<sub>A</sub> output is illustrated. Relationship of serial input A and B data to other Q outputs is illustrated in the typical shift sequence.

Note E: Outputs are set to the high level prior to the measurement of t<sub>PHL</sub> from the clear input.

Note F:  $V_{rel} = 1.3V$ 

Figure 1 Switching Times