Document Number

DSP-00094

**Date Issued** 

Status

**In-progress** 

**CONFIDENTIAL** 





# **Revision History**

| Rev.       | Revision Date     | Revised<br>Chapter–Section | Revised Content                                                                                                                                                                                                             | Author    |
|------------|-------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| <u>0.4</u> | <u>2016-03-17</u> | <u>CH3</u>                 | add/reuse the buffers to hold the return information when read data FIFO is full     the hllsc req is only asserted at the valid address phase for LLW & SCW     enhance the flow chart of 7-byte access                    | Ruei-Yuan |
| 0.3        | 2016-02-18        | CH2,CH3                    | <ol> <li>Add the descriptions for the timing diagram</li> <li>Add the timing diagram for back to back read case</li> <li>Add the descriptions for the FIFO depth in BIU_SYNC module</li> <li>Support the AHB bus</li> </ol> | Ruei-Yuan |
| 0.2        | 2016-02-05        | CH1,CH2                    | <ol> <li>Modify the acknowledge signal definition rule</li> <li>Add the timing diagram for read and write transaction</li> </ol>                                                                                            | Ruei-Yuan |
| 0.1        | 2016-01-20        | All                        | Initial Draft                                                                                                                                                                                                               | Ruei-Yuan |

格式化: 格線被設定時,不要調整 右側縮排,編號 + 階層: 1 + 編號樣 式: 1, 2, 3, ··· + 起始號碼: 1 + 對齊方 式: 左 + 對齊: 0 公分 + 縮排: 0.63 公 分, 文字對齊方式: 基線



| Review History |                   |                             |                                                                                                                                                                                                                                            |                                                                                   |
|----------------|-------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| Rev.           | Review Date       | Reviewed<br>Chapter–Section | Comments                                                                                                                                                                                                                                   | Reviewer                                                                          |
| <u>0.3</u>     | <u>2016-03-16</u> | <u>CH3</u>                  | <ol> <li>add/reuse the buffers to hold the return information when read data FIFO is full</li> <li>the hllsc req is only asserted at the valid address phase for LLW &amp; SCW</li> <li>enhance the flow chart of 7-byte access</li> </ol> | Ethan, Justin, Osban, Taco, Wolfson, Yung-Chi ng                                  |
| <br>0.2        | 2016-02-17        | сн2, сн3                    | <ol> <li>Add the descriptions for the timing diagram</li> <li>Add the timing diagram for back to back read case</li> <li>Add the descriptions for the FIFO depth in BIU_SYNC module</li> </ol>                                             | Ding-Kai,<br>Edward,<br>Ethan,<br>Osban,<br>Taco,<br>Wolfson                      |
| 0.1            | 2016-02-03        |                             | <ol> <li>Modify the acknowledge signal naming<br/>rule</li> <li>Add the timing diagram for read and write<br/>transaction</li> </ol>                                                                                                       | Alice, Ding-Kai, Ethan, Feng, Jonathan, Justin, Osban, Taco, Wolfson, Yung-Chi ng |

**格式化:**編號+階層:1+編號樣式:1,2,3,···+起始號碼:1+對齊方式:左+對齊:0公分+縮排:0.63公分



| Document Sign-off List |      |            |         |  |  |  |
|------------------------|------|------------|---------|--|--|--|
| Department             | Name | Date       | Comment |  |  |  |
| VLSI                   |      | 2016-mm-dd |         |  |  |  |



## **Table of Contents**

| KEVISION HISTORY                                                     |         |
|----------------------------------------------------------------------|---------|
| LIST OF TABLES                                                       | VIIVI   |
| LIST OF FIGURES                                                      | VIIIVII |
| 1. OVERVIEW                                                          | 1       |
| 1.1. Introduction                                                    | 1       |
| 1.2. FEATURES.                                                       |         |
| 1,3. BLOCK DIAGRAM                                                   |         |
| 1.4. FUNCTION DESCRIPTION                                            |         |
| 1.4.1. BIU PATH                                                      |         |
| 1.4.2. BIU SYNC                                                      |         |
| 1.4.3. BUS Wrapper                                                   |         |
| 2. SIGNAL DESCRIPTION                                                |         |
|                                                                      | _       |
| 2.1. SIGNAL DEFINITION 2.2. TIMING DIAGRAM FOR INTERFACE PROTOCOL.   |         |
| 2.2. TIMING DIAGRAM FOR INTERFACE PROTOCOL  2.2.1. Read transactions |         |
| 2.2.2. Write transactions                                            |         |
| 2.2.3. MISC                                                          |         |
|                                                                      |         |
| 3. MICRO-ARCHITECTURE                                                | 17      |
| 3.1. BIU_PATH                                                        |         |
| 3.2. BIU_SYNC                                                        |         |
| 3.3. AXI BUS WRAPPER                                                 |         |
| 3.4. Write Transfer                                                  |         |
| 3.5. READ TRANSFER.                                                  |         |
| 3.6. LOCK TRANSFER                                                   |         |
| 3.7. WRITE ACKNOWLEDGE                                               |         |
| 3.8. CONSERVATIVE WRITE ORDER.                                       |         |
| 3.9. AHB WRAPPER.                                                    |         |
| 3.9.1. 3-byte command handle  3.9.2. Retry recover handler           |         |
| 3.9.1. Read FIFO full handle                                         |         |
| 3.9.1. Read FIFO full numule                                         | <u></u> |
| REVISION HISTORY                                                     | Н       |
| LIST OF TABLES                                                       | VI      |

格式化:預設段落字型,使用拼字與文法檢查

格式化:預設段落字型,使用拼字與文法檢查

The information contained herein is the exclusive property of Andes Technology Co. and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of Andes Technology Corporation.

Page v

<u>Graywolf\_BIU\_Design\_Spec\_V0.4.docxGraywolf\_BIU\_Design\_Spec\_V0.4.docxGraywolf\_BIU\_Design\_Spec\_V0.3.docx</u>



| LIST OF FIGURES                             | VII          | 格式化: 預設段落字<br>文法檢查 | 型,使用拼字與 |
|---------------------------------------------|--------------|--------------------|---------|
| 1.—QVERVIEW                                 | <del>1</del> | 格式化                | [[1]    |
| 1.1. Introduction                           | 1            | 格式化                | [2]     |
| 1.2. FEATURES.                              | 1            | 格式化                | [3]     |
| 1.3.—BLOCK DIAGRAM                          | 2            | 格式化                | ( [4]   |
| 1.4. FUNCTION DESCRIPTION                   | 2            | 格式化                | [ [5]   |
| J.4.1. BIU PATH                             | <u>2</u>     | 格式化                | [ [6]   |
| 1.4.2.—BIU SYNC                             | 2            | 格式化                | [7]     |
| 1.4.3. BUS Wrapper                          | 2            | 格式化                | [8]     |
| 2.—SIGNAL DESCRIPTION                       | 3            | 格式化                | [9]     |
| 2.1 Crover Department                       | 2            | LA-D/I.            |         |
| 2.1. SIGNAL DEFINITION.                     |              | 格式化                | [10]    |
| 2.2. Timing Diagram for Interface Protocol. |              | 格式化                | ([11]   |
| 2.2.1. Read transactions                    |              | 格式化                | [12]    |
| 2.2.2. Write transactions                   |              | 格式化                | [[13]   |
| 2.2.3. MISC                                 | 13           | 格式化                | [14]    |
| 3. MICRO ARCHITECTURE                       | 16           | 格式化                | [15]    |
| 3.1. BIU_PATH                               | 16           | 格式化                | [16]    |
| 3.2.—BIU_SYNC                               | 17           | 格式化                | ([17]   |
| 3.3.—AXI BUS WRAPPER                        | 19           | 格式化                | ( [18]  |
| 3.4. Write Transfer                         | 20           | 格式化                | [19]    |
| 3.5. Read Transfer                          | 20           | 格式化                | [20]    |
| 3.6. LOCK TRANSFER.                         | 20           | 格式化                | [21]    |
| 3.7. Precise Write                          | 21           | 格式化                | [ [22]  |
| 3.8. Conservative write order               | 21           | 格式化                | [23]    |



| List | ot | Tab. | les |
|------|----|------|-----|
|      |    |      |     |

Table 1. Signal Definition \_\_\_\_\_\_3



# **List of Figures**

| FIGURE 1. BLOCK DIAGRAM                                                                            | 2                |
|----------------------------------------------------------------------------------------------------|------------------|
| FIGURE 2. THE WAVEFORM OF SINGLE READ DATA TRANSACTION WITHOUT WAIT CYCLES                         | 11               |
| FIGURE 3. THE WAVEFORM OF BURST READ TRANSACTION WITHOUT WAIT CYCLES                               | 1211             |
| FIGURE 4. THE WAVEFORM OF BURST READ DATA TRANSACTION WITH WAIT CYCLES.                            | 12               |
| FIGURE 5. THE WAVEFORM OF READ DATA RETURN WITH THE WAIT STATE.                                    | 12               |
| FIGURE 6. THE WAVEFORM OF SINGLE WRITE TRANSACTION WITHOUT THE WAIT CYCLES                         | 13               |
| FIGURE 7. THE WAVEFORM OF BURST WRITE TRANSACTION WITH THE WAIT CYCLES                             | 13               |
| FIGURE 8. THE WAVEFORM OF TWO SEQUENTIAL READ-WRITE TRANSACTIONS WITH NON-SEQUENTIAL GRANT AND ACK | <u> 14</u>       |
| FIGURE 9. THE WAVEFORM OF WRITE TRANSACTION WITH THE BUS ERROR.                                    | 15               |
| FIGURE 10. THE WAVEFORM OF TWO SEQUENTIAL READ TRANSACTION WITH NON-SEQUENTIAL ACK AND GRANT       | 16               |
| FIGURE 11. THE BLOCK DIAGRAM OF BIU                                                                | 17 <del>17</del> |
| FIGURE 12. THE BLOCK DIAGRAM OF THE BIU PATH.                                                      | 18 <del>18</del> |
| FIGURE 13 THE DATA PATH IN SYNCHRONIZATION MODULE                                                  | 19 <del>19</del> |
| FIGURE 14. AXI WRAPPER BLOCK DIAGRAM                                                               | 2020             |
| FIGURE 15. BID WRITE ACK LOGIC.                                                                    | 22 <del>22</del> |
| FIGURE 16 THE DATA PATH OF AHB WRAPPER                                                             | 23 <del>23</del> |
| FIGURE 17 FLOW CHART OF 7-BYTE ACCESS                                                              |                  |
| FIGURE 18 THREE CASES OF 3-BYTE ACCESS                                                             | 2625             |
| FIGURE 19. THE WAVEFORM OF SINGLE READ WITH THE READ FIFO FULL                                     | 27 <del>26</del> |
| FIGURE 20. THE WAVEFORM OF BURST READ WITH THE READ FIFO FULL                                      | 28 <del>26</del> |
| FIGURE 21. THE WAVEFORM OF LLW & SCW EXCLUSIVE ACCESS                                              | 28 <del>27</del> |
| FIGURE 1. BLOCK DIAGRAM                                                                            | 2                |
| FIGURE 2. THE WAVEFORM OF SINGLE READ DATA TRANSACTION WITHOUT WAIT CYCLES                         | 10               |
| FIGURE 3. THE WAVEFORM OF BURST READ TRANSACTION WITHOUT WAIT CYCLES                               | 10               |
| FIGURE 4. THE WAVEFORM OF BURST READ DATA TRANSACTION WITH WAIT CYCLES                             | /                |
| FIGURE 5. THE WAVEFORM OF READ DATA RETURN WITH THE WAIT STATE                                     | 11               |
| FIGURE 6. THE WAVEFORM OF SINGLE WRITE TRANSACTION WITHOUT THE WAIT CYCLES                         | 12               |
| FIGURE 7. THE WAVEFORM OF BURST WRITE TRANSACTION WITH THE WAIT CYCLES                             | 12               |
| FIGURE 8. THE WAVEFORM OF TWO SEQUENTIAL READ-WRITE TRANSACTIONS WITH NON-SEQUENTIAL GRANT AND ACK | 13 /             |
| FIGURE 9. THE WAVEFORM OF WRITE TRANSACTION WITH THE BUS ERROR                                     | 14               |
| FIGURE 10. THE WAVEFORM OF TWO SEQUENTIAL READ TRANSACTION WITH NON-SEQUENTIAL ACK AND GRANT       | 15               |
| FIGURE 11. THE BLOCK DIAGRAM OF BIU                                                                | 16               |
| FIGURE 12. THE BLOCK DIAGRAM OF THE BIU_PATH                                                       | 17               |
| FIGURE 13 THE DATA PATH IN SYNCHRONIZATION MODULE                                                  | 18               |
| FIGURE 14. AXI WRAPPER BLOCK DIAGRAM                                                               | 19               |
| FIGURE 15. BID PRECISE LOGIC                                                                       | <del>21</del>    |

格式化:預設段落字型,使用拼字與交法檢查

格式化:預設段落字型,使用拼字與 文法檢查

格式化:預設段落字型,使用拼字與 文法檢查

格式化:預設段落字型,使用拼字與文法檢查

格式化:預設段落字型,使用拼字與 文法檢查

格式化:預設段落字型,使用拼字與文法檢查

格式化: 預設段落字型, 使用拼字與文法檢查

格式化:預設段落字型,使用拼字與 文法檢查

格式化:預設段落字型,使用拼字與 文法檢查

格式化:預設段落字型,使用拼字與文法檢查

格式化:預設段落字型,使用拼字與文法檢查

格式化:預設段落字型,使用拼字與 文法檢查

格式化:預設段落字型,使用拼字與文法檢查

格式化:預設段落字型,使用拼字與文法檢查

格式化:預設段落字型,使用拼字與文法檢查

The information contained herein is the exclusive property of Andes Technology Co. and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of Andes Technology Corporation.

Page viii







# **Typographical Convention Index**

| Document Element | Font           | Font Style                  | Size | Color  |
|------------------|----------------|-----------------------------|------|--------|
| Normal           | Georgia        | Normal                      | 12   | Black  |
| Code             | Lucida Console | Normal                      | 11   | Indigo |
| USER VARIABLE    | Lucida Console | ALL-CAPS                    | 11   | INDIGO |
| Note/Warning     | Georgia        | Normal                      | 12   | Red    |
| <u>Hyperlink</u> | Georgia        | Bold +<br><u>Underlined</u> | 12   | Blue   |



### 1. Overview

### 1.1. Introduction

Bus Interface Unit (BIU) is designed for transferring data between the processor core and the system bus. In the core, there are five modules which send requests to BIU: FCU, LSU, MMU, LDMA, and EDM.

### 1.2. Features

- Support 64-bit AMBA® AXI4™ interface
- Support 64-bit AMBA® AHB2<sup>™</sup> interface
- Support the wait state for read data return when the LSU sends the wait state to BIU, BIU needs to hold the read data until the wait state is released

**格式化:** 字型: (中文) Georgia



### 1.3. Block Diagram



Figure 1. Block Diagram

### 1.4. Function Description

### 1.4.1. BIU PATH

Allocate the priority of requests for read and write command. Sends or receives the command or data from/to BIU\_SYNC.

### 1.4.2. BIU SYNC

Synchronize the command and data between core clock domain and bus clock domain.

### 1.4.3. BUS Wrapper

Transfer the data from/to the bus.



# 2. Signal Description

# 2.1. Signal Definition

The rule of acknowledge signal definition is as following descriptions:

xxx\_yyy\_read\_ack (read data phase ack)

xxx\_yyy\_write\_ack (write data phase ack)

xxx\_yyy\_accept\_write\_ack (accept write data ack)

xxx: source, yyy: destination

Table 1. Signal Definition

| Signal Name                       | I/O Type | Description                                                 |  |
|-----------------------------------|----------|-------------------------------------------------------------|--|
| FCU signals                       |          |                                                             |  |
| fcu_biu_addr[`NDS_ADDR_<br>MSB:0] | I        | The FCU request address                                     |  |
|                                   |          | 2'b00: single, 2'b01: 2                                     |  |
| fcu_biu_length[1:0]               | I        | 2'b10: 4, 4'b11: 8                                          |  |
| C 1:                              |          | 2'b00: byte. 2'b01: halfword.                               |  |
| fcu_biu_size[1:0]                 | I        | 2'b10: word. 2'b11: double word(for cache line)             |  |
| fcu_biu_cacheability[2:0]         | I        | FCU read cacheability; [2]: wt; [1]: noncache; [0]: nonbuf; |  |
| fcu_biu_req                       | I        | FCU request to BIU                                          |  |
| fcu_biu_req_kill                  | I        | FCU kill request to BIU                                     |  |
| biu_fcu_read_error                | O        | An error happens in read transactions                       |  |
| biu_fcu_read_ack                  | O        | Read data acknowledge                                       |  |
| biu_fcu_grant                     | О        | Address grant                                               |  |
| biu_fcu_last                      | О        | Indicate the last read data in read transactions            |  |
| biu_fcu_rdata[63:0]               | О        | Read data from bus                                          |  |
| LSU signals                       |          |                                                             |  |



|    | Signal Name                                       | I/O Type | Description                                                                                                                    |
|----|---------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------|
| 1. | lsu_biu_addr[`NDS_ADDR_<br>MSB: <mark>02</mark> ] | I        | LSU request address                                                                                                            |
|    | lsu_biu_write                                     | I        | 1'bo: read. 1'b1: write                                                                                                        |
|    | lsu_biu_isync                                     | I        | Current instruction is "isync". BIU should block request from FCU $$                                                           |
| •  |                                                   | _        | 2'b00: single, 2'b01: 2                                                                                                        |
|    | lsu_biu_length[1:0]                               | Ι        | 2'b10: 4, 4'b11: 8                                                                                                             |
| •  | lsu_biu_size[1:0]                                 | I        | 2'b00: byte. 2'b01: halfword.                                                                                                  |
|    | isu_biu_size[1.0]                                 | 1        | 2'b10: word. 2'b11: double word(for cache line)                                                                                |
|    | lsu_biu_lock                                      | I        | Indicate this transaction is an exclusive access                                                                               |
|    | lsu_biu_lock_clear                                | I        | Indicate the exclusive access fails in core                                                                                    |
|    | lsu_biu_msync                                     | I        | Current instruction is "msync". BIU should block the request from LDMA and EDM                                                 |
|    | lsu_biu_cacheability[2:0]                         | I        | LSU read cacheability; [2]: wt; [1]: noncache; [0]: nonbuf;                                                                    |
|    | lsu_biu_rdata_wait                                | I        | Read data wait to BIU                                                                                                          |
|    | lsu_biu_req                                       | I        | LSU request to BIU                                                                                                             |
|    | lsu_biu_req_kill                                  | I        | The request is killed                                                                                                          |
|    | lsu_biu_wb_addr[`NDS_AD<br>DR_MSB:20]             | I        | LSU wb request address                                                                                                         |
|    | lsu_biu_wb_bwe[7:0]                               | I        | LSU wb byte write enable                                                                                                       |
|    | lsu_biu_wb_last                                   | I        | LSU wb last data                                                                                                               |
|    | 1 1: 11 15 1                                      | _        | 2'b00: single, 2'b01: 2                                                                                                        |
|    | lsu_biu_wb_length[1:0]                            | I        | 2'b10: 4, 4'b11: 8                                                                                                             |
| •  |                                                   |          | 2'b00: byte. 2'b01: halfword.                                                                                                  |
|    |                                                   |          | 2'b10: word. 2'b11: double word(for cache line)                                                                                |
|    | lsu_biu_wb_size[1:0]                              | I        | Note: if the lsu biu wb bwe is 0x07 (3-byte access), the lsu biu wb size should be greater than the access bytes (in this case |
|    |                                                   |          | is word).                                                                                                                      |
|    | lsu_biu_wb_cacheability[2:0]                      | I        | LSU wb write cacheability; [2]: wt; [1]: noncache; [0]: nonbuf;                                                                |
|    | lsu_biu_wb_req                                    | I        | LSU wb request                                                                                                                 |
| -  | lsu_biu_wb_wdata[63:0]                            | I        | LSU wb write data                                                                                                              |



| Signal Name                                        | I/O Type | Description                                                                      |
|----------------------------------------------------|----------|----------------------------------------------------------------------------------|
| lsu_biu_wdata[63:0]                                | I        | Write data                                                                       |
| lsu_biu_wb_dbgacc                                  | I        | LSU wb debug access                                                              |
| biu_lsu_grant                                      | О        | Address grant                                                                    |
| biu_lsu_lock_fail                                  | О        | The exclusive access is failed                                                   |
| biu_lsu_rdata[63:0]                                | О        | Read data                                                                        |
| biu_lsu_wb_grant                                   | О        | The LSU wb address grant                                                         |
| biu_lsu_wdata_fifo_empty                           | О        | Indicate the write data FIFO in BIU is empty                                     |
| biu_lsu_write_error                                | О        | An error happens in the write transaction (imprecise signal)                     |
| biu_lsu_read_error                                 | О        | An error happens in the read transactions                                        |
| biu_lsu_read_ack                                   | О        | Read data acknowledge                                                            |
| biu_lsu_write_ack                                  | О        | Write data phase acknowledge                                                     |
| biu_lsu <u>wb</u> accept_write_ac k                | О        | Write data address acknowledge                                                   |
| MMU signals                                        |          |                                                                                  |
| mmu_biu_addr[`NDS_ADD<br>R_MSB <mark>::0</mark> 2] | I        | MMU request address                                                              |
| many him lamath[4.0]                               |          | 2'b00: single, 2'b01: 2                                                          |
| mmu_biu_length[1:0]                                | I        | 2'b10: 4, 4'b11: 8                                                               |
| mmu_biu_size[1:0]                                  | I        | 2'b00: byte. 2'b01: halfword.<br>2'b10: word. 2'b11: double word(for cache line) |
| mmu_biu_req                                        | I        | MMU read request to BIU                                                          |
| mmu_biu_req_kill                                   | I        | MMU Kill request to BIU                                                          |
| biu_mmu_read_error                                 | О        | An error happens in the read transactions                                        |
| biu_mmu_read_ack                                   | 0        | Read data acknowledge                                                            |
| biu_mmu_grant                                      | 0        | Address grant                                                                    |
| biu_mmu_rdata[63:0]                                | 0        | Read data from bus                                                               |
| LDMA signals                                       |          |                                                                                  |



| Signal Name                                         | I/O Type | Description                                                                                                                                                                                                         |
|-----------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ldma_biu_addr[`NDS_ADD<br>R_MSB: <mark>o</mark> _a] |          | LDMA request address                                                                                                                                                                                                |
| ldma_biu_bwe[7:0]                                   | I        | Byte enable                                                                                                                                                                                                         |
| ldma_biu_write                                      | I        | 1'bo: read. 1'b1: write                                                                                                                                                                                             |
| ldma_biu_length[1:0]                                | I        | 2'b00: single word, 2'b01: 2 words<br>2'b10: 4 words, 4'b11: 8 words                                                                                                                                                |
| ldma_biu_size[1:0]                                  | I        | 2'b00: byte. 2'b01: halfword. 2'b10: word. 2'b11: double word(for cache line)  Note: if the ldma biu bwe is 0x07 (3-byte access), the ldma biu size should be greater than the access bytes (in this case is word). |
| ldma_biu_cacheability[2:0]                          | I        | LDMA data cacheability; [2]: wt; [1]: noncache; [0]: nonbuf;                                                                                                                                                        |
| ldma_biu_req                                        | I        | LDMA request to BIU                                                                                                                                                                                                 |
| ldma_biu_wdata[63:0]                                | I        | LDMA Write data to BIU                                                                                                                                                                                              |
| ldma_biu_wlast                                      | I        | The last write data to BIU                                                                                                                                                                                          |
| biu_ldma_read_error                                 | O        | An error happens in the read transactions                                                                                                                                                                           |
| biu_ldma_write_error                                | O        | An error happens in the write transactions                                                                                                                                                                          |
| biu_ldma_read_ack                                   | O        | Read data phase acknowledge                                                                                                                                                                                         |
| biu_ldma_write_ack                                  | O        | Write data phase acknowledge                                                                                                                                                                                        |
| biu_ldma_accept_write_ack                           | O        | Write data address acknowledge                                                                                                                                                                                      |
| biu_ldma_grant                                      | О        | Address grant                                                                                                                                                                                                       |
| biu_ldma_rdata[63:0]                                | О        | Read data from bus                                                                                                                                                                                                  |
| EDM signals                                         |          |                                                                                                                                                                                                                     |
| edm_biu_addr[`NDS_ADDR<br>_MSB:0]                   | I        | EDM request address                                                                                                                                                                                                 |
| edm_biu_bwe[7:0]                                    | I        | Byte enable                                                                                                                                                                                                         |
| edm_biu_size[1:0]                                   | I        | 2'b00: byte. 2'b01: halfword.<br>2'b10: word. 2'b11: double word(no use)                                                                                                                                            |
| edm_biu_write                                       | I        | 1'bo: read. 1'b1: write                                                                                                                                                                                             |



| Signal Name                       | I/O Type   | Description                    |  |  |  |
|-----------------------------------|------------|--------------------------------|--|--|--|
| edm_biu_req                       | I          | EDM request to BIU             |  |  |  |
| edm_biu_wdata[63:0]               | I          | EDM write data to BIU          |  |  |  |
| biu_edm_read_ack                  | О          | Read data acknowledge          |  |  |  |
| biu_edm_accept_write_ack          | О          | Write data address acknowledge |  |  |  |
| biu_edm_grant                     | О          | Address grant                  |  |  |  |
| biu_edm_rdata[63:0]               | О          | Read data from bus             |  |  |  |
| AXI write address channel signals |            |                                |  |  |  |
| awid[3:0]                         | I          | Write address ID tag           |  |  |  |
| awaddr[31:0]                      | I          | Write Address                  |  |  |  |
| awlen[7:0]                        | I          | Write Length                   |  |  |  |
| awsize[2:0]                       | I          | Write burst size               |  |  |  |
| awburst[1:0]                      | I          | Write burst type               |  |  |  |
| Awlock                            | I          | Write atomic access            |  |  |  |
| awcache[3:0]                      | I          | Cache type                     |  |  |  |
| awprot[2:0]                       | I          | Protection type                |  |  |  |
| awvalid                           | I          | Write address valid            |  |  |  |
| awready                           | О          | Write address ready            |  |  |  |
| AXI write data channel sign       | nals       |                                |  |  |  |
| wdata[63:0]                       | I          | Write data bus                 |  |  |  |
| wstrb[7:0]                        | I          | Write enable                   |  |  |  |
| wlast                             | I          | Last write in a burst          |  |  |  |
| wvalid                            | I          | Write data valid               |  |  |  |
| wready                            | 0          | Write data ready               |  |  |  |
| AXI write response channe         | el signals |                                |  |  |  |
| bid[3:0]                          | 0          | Write Response ID tag          |  |  |  |



| 0<br>0<br>I | Write response status Write response valid |
|-------------|--------------------------------------------|
|             | Write response valid                       |
| I           |                                            |
|             | Write response ready                       |
| nals        |                                            |
| I           | Read address ID tag                        |
| I           | Read address                               |
| I           | Read length                                |
| I           | Read burst size                            |
| I           | Read burst type                            |
| I           | Read atomic access                         |
| I           | Cache type                                 |
| I           | Protection type                            |
| I           | Read address valid                         |
| О           | Read address ready                         |
| s           |                                            |
| О           | Read ID tag                                |
| О           | Read data bus                              |
| О           | Read response                              |
| О           | Last read in a burst                       |
| О           | Read data valid                            |
| I           | Read data ready                            |
| i           |                                            |
| 0           | LDMA access cycles                         |
| 0           | LDMA request                               |
| 0           | ı'bo                                       |
|             | I I I I I I I I I I I I I I I I I I I      |



| Signal Name                    | I/O Type | Description                  |
|--------------------------------|----------|------------------------------|
| event_hptwk_biu_cycle          | 0        | HPTWK access cycles          |
| event_hptwk_biu_request        | О        | HPTWK request                |
| event_icache_fill_biu_cycle    | О        | FCU fill data cycles         |
| event_icache_fill_biu_reques t | О        | FCU fill request             |
| event_lsu_biu_cycle            | О        | LSU access cycles            |
| event_lsu_biu_request          | О        | LSU request                  |
| Other signals                  |          |                              |
| scan_enable                    | I        | Scan enable                  |
| ucore_standby_stall_wait       | I        | Standby request              |
| ice_debug_session              | I        | debug access                 |
| reg_psw_pom                    | I        | Privileged mode              |
| aclk                           | I        | AXI bus clock                |
| aresetn                        | I        | AXI bus reset                |
| core_clk                       | I        | Core clock                   |
| core_reset_n                   | I        | Core reset                   |
| cpu_estrb                      | I        | Clock enable from BUS to CPU |
| sync_mode                      | I        | SYNC or ASYNC mode           |
| biu_ucore_standby_ready        | О        | BIU Standby ready            |
| biu_pcu_ready_to_gck           | О        | BIU to PCU ready to gck      |
| ardebug_access                 | О        | Read debug access            |
| awdebug_access                 | 0        | Write debug access           |
| <u>hclk</u>                    | <u>I</u> | AHB bus system clock         |
| hreset n                       | <u>I</u> | AHB bus reset                |
| AHB general signals            |          |                              |
| haddr[`NDS ADDR MSB:o]         | <u>0</u> | AHB system address bus       |



| Signal Name          | I/O Type | Description                         |
|----------------------|----------|-------------------------------------|
| hburst [2:0]         | <u>O</u> | Burst transfer indication signals   |
| hprot [3:0]          | <u>O</u> | Transfer protection control signals |
| hsize [2:0]          | <u>O</u> | Size of the transfer                |
| htrans [1:0]         | <u>O</u> | AHB transfer type                   |
| <u>hwrite</u>        | <u>O</u> | AHB read/write transfer signal      |
| hwdata[63:0]         | <u>O</u> | AHB write data                      |
| hready               | Ī        | AHB bus ready                       |
| hgrant               | <u>I</u> | AHB bus grant                       |
| hrdata [63:0]        | Ī        | AHB read data                       |
| hlock                | <u>O</u> | AHB lock bus                        |
| hbusreq              | <u>O</u> | AHB bus request                     |
| hresp[1:0]           | 0        | AHB response                        |
| AHB sideband signals |          |                                     |
| hllsc req            | <u>0</u> | LLW & SCW request                   |
| hllsc error          | Ī        | LLW & SCW status                    |
|                      |          |                                     |



### 2.2. Timing Diagram for Interface Protocol

### Note Assumption:-

Assume the tTwo bubbles are always encountered for the data access cycles. The bubbles are introduced by the \_-if BUS has zero wait cycle. One of the bubbles is command FIFO delay and the other is read data FIFO-delay.

### 2.2.1. Read transactions



Figure 2. The waveform of single read data transaction without wait cycles



The information contained herein is the exclusive property of Andes Technology Co. and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of Andes Technology Corporation.

Page 11

 $\underline{Graywolf\_BIU\_Design\_Spec\_V0.4.docx} \underline{Graywolf\_BIU\_Design\_Spec\_V0.4.docx} \underline{Graywolf\_BIU\_Design\_Spec\_V0.$ 

格式化:字型: (中文) +本文中文字型 (新細明體)

格式化:字型:(中文)+本文中文字型 (新細明體)



Figure 3. The waveform of burst read transaction without wait cycles



Figure 4. The waveform of burst read data transaction with wait cycles

Figure 4 錯誤! 找不到參照來源。 Figure 4 shows the read data with the one bus wait cycle.



Figure 5. The waveform of read data return with the wait state

Figure 5 Figure 5 shows the return data encounters the wait state at T7. During T8  $\sim$  T10, BIU needs to hold the return data until the wait state is released (T10). This feature is only supported for LSU.



### 2.2.2. Write transactions



Figure 6. The waveform of single write transaction without the wait cycles

<u>Figure 6</u> shows the sequential write transactions with the non-sequential grants. At T<sub>5</sub>, the write request is asserted but the write command FIFO is full, therefore, the write request is not granted until the command FIFO not full (T<sub>6</sub>).



Figure 7. The waveform of burst write transaction with the wait cycles

Figure 7 Shows the write data with the one bus wait cycle.



### 2.2.3. MISC



Figure 8. The waveform of two sequential read-write transactions with non-sequential grant and ack





Figure 9. The waveform of write transaction with the bus error

<u>Figure of Figure 10</u> shows the write transaction with the bus error. The bus error is injected at T5, then, the error is received at T6.







Figure 10. The waveform of two sequential read transaction with non-sequential ack and grant



### 3. Micro-Architecture



Figure 11. The block diagram of BIU

### 3.1. BIU\_PATH

The biu\_path is shown in Figure 12. According to the arbitration result, the multiplex select the address and control. When an address phase is completed, BIU asserts the enable of selection register. There are five modules request to BIU. They are FCU, LSU, MMU, LDMA, and EDM. The priority of arbitration is LSU > MMU > FCU > EDM > LDMA. If the hold\_arbitration is asserted, the arbiter will hold the grant. The hold\_arbitration signal prevents the request signal changes before BIU returns ACK. Support the wait state when the LSU sends the wait state to BIU, BIU needs to hold the read data until the wait state is released.





Figure 12. The block diagram of the biu\_path

### 3.2. BIU\_SYNC

The biu\_sync uses three sync fifos to handle the cross-clock domain signals. The three fifos are used to store the command and write date from core clock to bus clock and read data from bus clock to core clock. If the Read\_data\_wait is asserted, the data is held in read data fifo until the Read\_data\_wait is deasserted.





Figure 13 the data path in synchronization module



### 3.3. AXI bus wrapper



Figure 14. AXI wrapper block diagram



### 3.4. Write Transfer

There are three channels used in the write transfer. They are the write address channel, the write data channel and the write response channel. If the write transfer in the write address channel and the write data channel is not completed in one cycle, the AXI wrapper read the write transfer from sync queue and stores it into a buffer. Thus, the uncompleted write transfer does not block the next read transfer.

When the AXI wrapper read a write transfer from sync fifo, it increases the wc\_count by 1. The wc\_count means the uncompleted write transfer count. When the AXI wrapper receives a write channel response, it decreases the wc\_count by 1. When the wc\_count is 3'b110, the AXI wrapper stops the write transfer.

The biu\_axi\_wrapper only supports 2/4/8 wrap burst transfer. When the command is write burst, the biu\_axi\_wrapper uses the wca buffer to store the information for write burst. When the biu\_axi\_wrapper transfers write wrap data, it blocks the next write address transfer in the write address channel. If the sync\_bus\_rfifo\_full is asserted, the wrapper will not receive the any write response.

### 3.5. Read Transfer

When the AXI complete a read transfer, it read the read transfer from the sync fifo. The read transfer addess, control signals directly connects with the sync fifo. When the AXI wrapper read a read transfer from the sync fifo, it increases the rc\_count by 1. The rc\_count means the uncompleted read transfer count. When the rc\_count is 3'b111, the AXI wrapper stops the read transfer.

When the read address match the uncompleted write transfer in the wca buffer, the AXI wrapper stops the read transfer.

When the bus error happens in the read wrap transfer, the biu\_axi\_wrapper only returns the first bus error to BIU\_SYNC. Then it blocks the read response with the same RID until completing the last read transaction. If the sync\_bus\_rfifo\_full is asserted, the wrapper will not receive the any read data.



### 3.6. Lock Transfer

The AXI protocol can support exclusive access. The AXI wrapper does not transfer the write lock transfer until the wc\_count is zero. When the AXI wrapper is waiting for the write lock transfer response, it does not transfer other write transfer.

### 3.7. Write Acknowledge

When the write transfer needs to return acknowledge to core, the sync\_bus\_write\_ack is asserted. In the biu\_axi\_wrapper, there is a queue to store the information which the write channel response should acknowledge to core. Figure 15 shows the bid\_wirte\_ack logic. When BIU\_AXI wrapper receives a write response, it look up the queue to check this write response return an acknowledge to core.



Figure 15. BID write ack logic

### 3.8. Conservative write order

The axi wrapper does not keep the order of write address and write data. This means the AXI bus matrix or slave might take write data without any write address. To reduce bus matrix and slave design complexity, there is a macro "NDS\_AXI\_CONSERVATIVE\_WRITE\_ORDER" to restrict the order of write address and write data channel. If the

NDS\_AXI\_CONSERVATIVE\_WRITE\_ORDER is defined, the AXI wrapper always sends out write data after write address.



### 3.9. AHB wrapper

AHB wrapper handles bus request and returns data through biu sync. To fit the AHB bus protocol AHB wrapper needs a 7-byte handler (un-align access) which divides 7-byte write access into low-4 byte and high-4byte write access.



格式化: 字型色彩: 紅色

格式化: 靠左

格式化:字型色彩:紅色

Figure 16 the data path of AHB wrapper

格式化: 靠左, 縮排: 左: 5.1 公分, 第 一行: 0.85 公分



### 3.9.1. 7-byte command handle

7-byte command handler can handle 7-byte write access which is generated by LSMW/LS un-align command. The 7-byte write access definition rule is the write transaction (64-bit) needs to be divided to 2~4 write transactions. (ex: bwe = 8'b01100110, the transaction will be divided to 4 transactions as the following descriptions.)

<u>1'st transaction => bwe = 8'booooooo (hsize = byte)</u>

2'nd transaction => bwe = 8'booooo100 (hsize = byte)

3'rd transaction => bwe = 8'boo100000 (hsize = byte)

4'th transaction => bwe = 8'bo1000000 (hsize = byte)

The figure 17 shows the flow chart for 7-byte access.



Figure 17 flow chart of 7-byte access

格式化:字型:(中文)+本文中文字型(新細明體),字型色彩:紅色 格式化: 字型: 10 點 格式化: 字型: 10 點 格式化: 字型: 10 點 格式化: 字型: 10 點 格式化: 字型: (中文) +本文中文字型 (新細明體), 10 點 格式化: 字型: 10 點 格式化: 字型: (中文) +本文中文字型 (新細明體), 10 點 格式化: 字型: 10 點 **格式化:** 字型: (中文) +本文中文字型 (新細明體), 10 點 格式化: 字型: 10 點 格式化: 字型: 10 點 格式化: 字型: (中文) +本文中文字型 (新細明體), 10 點 格式化: 字型: 10 點 **格式化:** 字型: 10 點

格式化: 字型: 10 點



When 7-byte access is detected, the low 4-byte will be serviced first. If the 3-byte access is encountered in the low 4-byte (ex: bwe[3:0] is 4'b0110), the data will be processed in 3-byte access handler. Else, the low 4-byte will be processed in align access.

If the 3-byte access is encountered in the high 4-byte (ex: bwe[7:4] is 4'bo110), the data also be processed in 3-byte access handler. Else, the high 4-byte will be processed in align access.

(Note: the process of high 4-byte is the same with the process of the low 4-byte.)



### 3.9.2. 3-byte command handle

3-byte command handler can handle 3-byte write access. There are three cases of 3-byte access. As Figure 18 shows, the 3-byte handler divides 3-bytes access into three write access.



Figure 18 three cases of 3-byte access

### 3.9.3. Retry recover handler

Retry recover handler recovers the bus access when bus response is RETRY or SPLIT. The

格式化: 字型: (中文) 新細明體 格式化: 縮排: 第一行: 0.5 字元



register 1 of Figure 16 stores the HADDR, HTRANS, HWRITE, HSIZE, HBURST, HLOCK and HPROT. The signals can completely recover the address phase of the retry request. The enable signal of register 1 in Figure 16 is asserted when ahb wrapper completes an address phase.

### 3.9.4. Read FIFO full handler

When the read FIFO is full, the next read data is not received. The ABH wrapper will inject the busy cycles to the bus for burst read transactions or inject the idle cycles for single read transaction until the read FIFO not full.



Figure 19. The waveform of single read with the read FIFO full

At T<sub>5</sub>, the read data FIFO is full, the data B will be received into read data buffer. Meanwhile, the htrans will be driven to IDLE. Then, at T<sub>8</sub>, the read data FIFO is not full, the data B will be popped into read data FIFO and the htrans will be driven to NONSEQ.



功能變數代碼變更

格式化: 行距: 單行間距, 段落遺留字串控制, 貼齊格線

功能變數代碼變更

The information contained herein is the exclusive property of Andes Technology Co. and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of Andes Technology Corporation.

Page 27

<u>Graywolf\_BIU\_Design\_Spec\_V0.4.docxGraywolf\_BIU\_Design\_Spec\_V0.4.docxGraywolf\_BIU\_Design\_Spec\_V0.3.docx</u>



### Figure 20. The waveform of burst read with the read FIFO full

At T5, the read data FIFO is full, the data B will be received into read data buffer. Meanwhile, the htrans will be driven to BUSY. Then, at T8, the read data FIFO is not full, the data B will be popped into read data FIFO and the htrans will be restored to SEQ.

格式化: 標號, 縮排: 左: 2.55 公分, 第一行: 0.85 公分

**格式化:** 字型: (英文)Georgia, 12 點, 非粗體

格式化: 行距: 1.5 倍行高, 沒有段 落遺留字串控制, 不要貼齊格線

格式化: 行距: 單行間距, 段落遺留字串控制, 貼齊格線

功能變數代碼變更

### 3.9.5. LLW & SCW exclusive access

In AHB wrapper, the sideband signals hllsc req & hllsc error are used to support exclusive access as the following Figure 21.



Figure 21. The waveform of LLW & SCW exclusive access

格式化: 行距: 單行間距, 段落遺留字串控制, 貼齊格線

第 vi 頁:[1] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,字型: (中文) Georgia, 使用拼字與文法檢查 第 vi 頁:[1] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,字型: (中文) Georgia,使用拼字與文法檢查 第 vi 頁:[2] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,使用拼字與文法檢查。 第 vi 頁:[2] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,使用拼字與文法檢查 第 vi 頁:[3] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,使用拼字與文法檢查 第 vi 頁:[3] 格式化 2016/2/24 3:12:00 PM ANDESTECH\ryjou 預設段落字型,使用拼字與文法檢查 第 vi 頁:[4] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,使用拼字與文法檢查 第 vi 頁:[4] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,使用拼字與文法檢查 2016/2/24 3:12:00 PM 第 vi 頁:[5] 格式化 ANDESTECH\ryjou 預設段落字型,使用拼字與文法檢查 第 vi 頁:[5] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,使用拼字與文法檢查 第 vi 頁: [6] 格式化 2016/2/24 3:12:00 PM ANDESTECH\ryjou 預設段落字型,字型:(中文)Georgia,使用拼字與文法檢查 第 vi 頁:[6] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,字型: (中文) Georgia, 使用拼字與文法檢查 第 vi 頁:[7] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,字型: (中文) Georgia, 使用拼字與文法檢查

第 vi 頁:[7] 格式化 2016/2/24 3:12:00 PM ANDESTECH\ryjou 預設段落字型,字型: (中文) Georgia,使用拼字與文法檢查 第 vi 頁:[8] 格式化 2016/2/24 3:12:00 PM ANDESTECH\ryjou 預設段落字型,字型: (中文) Georgia, 使用拼字與文法檢查 第 vi 頁:[8] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,字型:(中文)Georgia,使用拼字與文法檢查 第 vi 頁:[9] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,字型:(中文)Georgia,使用拼字與文法檢查 第 vi 頁:[9] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,字型: (中文) Georgia,使用拼字與文法檢查 第 vi 頁:[10] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,使用拼字與文法檢查 第 vi 頁:[10] 格式化 2016/2/24 3:12:00 PM ANDESTECH\ryjou 預設段落字型,使用拼字與文法檢查 第 vi 頁:[11] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,使用拼字與文法檢查 第 vi 頁:[11] 格式化 2016/2/24 3:12:00 PM ANDESTECH\ryjou 預設段落字型,使用拼字與文法檢查 第 vi 頁:[12] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,使用拼字與文法檢查 第 vi 頁: [12] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,使用拼字與文法檢查 第 vi 頁:[13] 格式化 2016/2/24 3:12:00 PM ANDESTECH\ryjou 預設段落字型,使用拼字與文法檢查 第 vi 頁:[13] 格式化 2016/2/24 3:12:00 PM ANDESTECH\ryjou

預設段落字型,使用拼字與文法檢查

第 vi 頁:[14] 格式化 2016/2/24 3:12:00 PM ANDESTECH\ryjou 預設段落字型,使用拼字與文法檢查 第 vi 頁:[14] 格式化 2016/2/24 3:12:00 PM ANDESTECH\ryjou 預設段落字型, 使用拼字與文法檢查 第 vi 頁:[15] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,字型:(中文)Georgia,使用拼字與文法檢查 第 vi 頁:[15] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,字型:(中文)Georgia,使用拼字與文法檢查 第 vi 頁:[16] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,使用拼字與文法檢查 第 vi 頁:[16] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,使用拼字與文法檢查 第 vi 頁:[17] 格式化 2016/2/24 3:12:00 PM ANDESTECH\ryjou 預設段落字型,字型: (中文) Georgia,使用拼字與文法檢查 第 vi 頁:[17] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,字型: (中文) Georgia,使用拼字與文法檢查 第 vi 頁:[18] 格式化 2016/2/24 3:12:00 PM ANDESTECH\ryjou 預設段落字型,使用拼字與文法檢查 第 vi 頁:[18] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,使用拼字與文法檢查 第 vi 頁: [19] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,字型: (中文) Georgia, 使用拼字與文法檢查 第 vi 頁:[19] 格式化 2016/2/24 3:12:00 PM ANDESTECH\ryjou 預設段落字型,字型: (中文) Georgia, 使用拼字與文法檢查

預設段落字型,字型: (中文) Georgia,使用拼字與文法檢查

ANDESTECH\ryjou

2016/2/24 3:12:00 PM

第 vi 頁:[20] 格式化

第 vi 頁:[20] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,字型: (中文) Georgia,使用拼字與文法檢查 第 vi 頁:[21] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,字型: (中文) Georgia,使用拼字與文法檢查 第 vi 頁:[21] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,字型: (中文) Georgia,使用拼字與文法檢查 第 vi 頁:[22] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM 預設段落字型,使用拼字與文法檢查 第 vi 頁:[22] 格式化 2016/2/24 3:12:00 PM ANDESTECH\ryjou 預設段落字型,使用拼字與文法檢查 第 vi 頁:[23] 格式化 2016/2/24 3:12:00 PM ANDESTECH\ryjou 預設段落字型,使用拼字與文法檢查 第 vi 頁:[23] 格式化 ANDESTECH\ryjou 2016/2/24 3:12:00 PM

預設段落字型,使用拼字與文法檢查