

#### reescale Semiconductor

Data Sheet: Technical Data



**K20 Sub-Family** 

Supports the following: MK20DN32VFM5, MK20DX32VFM5, MK20DN64VFM5, MK20DX64VFM5, MK20DN128VFM5, MK20DX128VFM5

#### **Features**

- Operating Characteristics
  - Voltage range: 1.71 to 3.6 V
  - Flash write voltage range: 1.71 to 3.6 V
  - Temperature range (ambient): -40 to 105°C

#### Performance

- Up to 50 MHz ARM Cortex-M4 core with DSP instructions delivering 1.25 Dhrystone MIPS per MHz
- Memories and memory interfaces
  - Up to 128 KB program flash.
  - Up to 32 KB FlexNVM on FlexMemory devices
  - 2 KB FlexRAM on FlexMemory devices
  - Up to 16 KB RAM
  - Serial programming interface (EzPort)

#### Clocks

- 3 to 32 MHz crystal oscillator
- 32 kHz crystal oscillator
- Multi-purpose clock generator

#### • System peripherals

- Multiple low-power modes to provide power optimization based on application requirements
- 4-channel DMA controller, supporting up to 41 request sources
- External watchdog monitor
- Software watchdog
- Low-leakage wakeup unit

#### Document Number: K20P32M50SF0

#### Rev. 4 5/2012

## K20P32M50SF0



- Security and integrity modules
  - Hardware CRC module to support fast cyclic redundancy checks
  - 128-bit unique identification (ID) number per chip
- · Analog modules
  - 16-bit SAR ADC
  - Two analog comparators (CMP) containing a 6-bit DAC and programmable reference input
- Timers
  - Programmable delay block
  - Eight-channel motor control/general purpose/PWM timer
  - Two-channel quadrature decoder/general purpose timer
  - Periodic interrupt timers
  - 16-bit low-power timer
  - Carrier modulator transmitter
  - Real-time clock
- Communication interfaces
  - USB full-/low-speed On-the-Go controller with onchip transceiver
  - SPI module
  - I2C module
  - Two UART modules
  - I2S module





# **Table of Contents**

| 1 Ordering parts3                                      | 5.4 Thermal specifications21                                |
|--------------------------------------------------------|-------------------------------------------------------------|
| 1.1 Determining valid orderable parts3                 | 5.4.1 Thermal operating requirements21                      |
| 2 Part identification3                                 | 5.4.2 Thermal attributes21                                  |
| 2.1 Description3                                       | 6 Peripheral operating requirements and behaviors22         |
| 2.2 Format3                                            | 6.1 Core modules22                                          |
| 2.3 Fields                                             | 6.1.1 JTAG electricals22                                    |
| 2.4 Example                                            | 6.2 System modules25                                        |
| 3 Terminology and guidelines4                          | 6.3 Clock modules25                                         |
| 3.1 Definition: Operating requirement4                 | 6.3.1 MCG specifications25                                  |
| 3.2 Definition: Operating behavior5                    | 6.3.2 Oscillator electrical specifications27                |
| 3.3 Definition: Attribute5                             | 6.3.3 32 kHz Oscillator Electrical Characteristics29        |
| 3.4 Definition: Rating6                                | 6.4 Memories and memory interfaces30                        |
| 3.5 Result of exceeding a rating6                      | 6.4.1 Flash electrical specifications30                     |
| 3.6 Relationship between ratings and operating         | 6.4.2 EzPort Switching Specifications34                     |
| requirements6                                          | 6.5 Security and integrity modules35                        |
| 3.7 Guidelines for ratings and operating requirements7 | 6.6 Analog35                                                |
| 3.8 Definition: Typical value7                         | 6.6.1 ADC electrical specifications35                       |
| 3.9 Typical value conditions8                          | 6.6.2 CMP and 6-bit DAC electrical specifications40         |
| 4 Ratings9                                             | 6.7 Timers43                                                |
| 4.1 Thermal handling ratings9                          | 6.8 Communication interfaces                                |
| 4.2 Moisture handling ratings9                         | 6.8.1 USB electrical specifications43                       |
| 4.3 ESD handling ratings9                              | 6.8.2 USB DCD electrical specifications43                   |
| 4.4 Voltage and current operating ratings9             | 6.8.3 USB VREG electrical specifications44                  |
| 5 General                                              | 6.8.4 DSPI switching specifications (limited voltage        |
| 5.1 AC electrical characteristics                      | range)44                                                    |
| 5.2 Nonswitching electrical specifications11           | 6.8.5 DSPI switching specifications (full voltage range).46 |
| 5.2.1 Voltage and current operating requirements11     | 6.8.6 I2C switching specifications48                        |
| 5.2.2 LVD and POR operating requirements11             | 6.8.7 UART switching specifications48                       |
| 5.2.3 Voltage and current operating behaviors12        | 6.8.8 I2S/SAI Switching Specifications48                    |
| 5.2.4 Power mode transition operating behaviors13      | 6.9 Human-machine interfaces (HMI)52                        |
| 5.2.5 Power consumption operating behaviors14          | 6.9.1 TSI electrical specifications52                       |
| 5.2.6 EMC radiated emissions operating behaviors18     | 7 Dimensions54                                              |
| 5.2.7 Designing with radiated emissions in mind19      | 7.1 Obtaining package dimensions54                          |
| 5.2.8 Capacitance attributes19                         | 8 Pinout                                                    |
| 5.3 Switching specifications                           | 8.1 K20 Signal Multiplexing and Pin Assignments54           |
| 5.3.1 Device clock specifications19                    | 8.2 K20 Pinouts                                             |
| 5.3.2 General switching specifications20               | 9 Revision History56                                        |



# 1 Ordering parts

### 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to <a href="http://www.freescale.com">http://www.freescale.com</a> and perform a part number search for the following device numbers: PK20 and MK20.

#### 2 Part identification

## 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

#### 2.2 Format

Part numbers for this device have the following format:

Q K## A M FFF R T PP CC N

#### 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                     |
|-------|----------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| K##   | Kinetis family       | • K20                                                                                      |
| А     | Key attribute        | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>             |
| М     | Flash memory type    | N = Program flash only X = Program flash and FlexMemory                                    |



#### reminology and guidelines

| Field | Description                 | Values                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FFF   | Program flash memory size   | <ul> <li>32 = 32 KB</li> <li>64 = 64 KB</li> <li>128 = 128 KB</li> <li>256 = 256 KB</li> <li>512 = 512 KB</li> <li>1M0 = 1 MB</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                   |
| R     | Silicon revision            | <ul> <li>Z = Initial</li> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Т     | Temperature range (°C)      | <ul> <li>V = -40 to 105</li> <li>C = -40 to 85</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| PP    | Package identifier          | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> <li>LK = 80 LQFP (12 mm x 12 mm)</li> <li>MB = 81 MAPBGA (8 mm x 8 mm)</li> <li>LL = 100 LQFP (14 mm x 14 mm)</li> <li>ML = 104 MAPBGA (8 mm x 8 mm)</li> <li>MC = 121 MAPBGA (8 mm x 8 mm)</li> <li>LQ = 144 LQFP (20 mm x 20 mm)</li> <li>MD = 144 MAPBGA (13 mm x 13 mm)</li> <li>MJ = 256 MAPBGA (17 mm x 17 mm)</li> </ul> |
| CC    | Maximum CPU frequency (MHz) | <ul> <li>5 = 50 MHz</li> <li>7 = 72 MHz</li> <li>10 = 100 MHz</li> <li>12 = 120 MHz</li> <li>15 = 150 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                       |
| N     | Packaging type              | <ul><li>R = Tape and reel</li><li>(Blank) = Trays</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

# 2.4 Example

This is an example part number:

MK20DN32VFM5

# 3 Terminology and guidelines



## 3.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

#### 3.1.1 Example

This is an example of an operating requirement, which you must meet for the accompanying operating behaviors to be guaranteed:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

# 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

### 3.2.1 Example

This is an example of an operating behavior, which is guaranteed if you meet the accompanying operating requirements:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

### 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.



#### 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                     | Min. | Max. | Unit |
|--------|---------------------------------|------|------|------|
| CIN_D  | Input capacitance: digital pins | _    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.

### **3.4.1 Example**

This is an example of an operating rating:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating





## 3.6 Relationship between ratings and operating requirements



# 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

## 3.8 Definition: Typical value

A typical value is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.



### 3.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                              | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/pulldown current | 10   | 70   | 130  | μΑ   |

### 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



# 3.9 Typical value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol         | Description          | Value | Unit |
|----------------|----------------------|-------|------|
| T <sub>A</sub> | Ambient temperature  | 25    | °C   |
| $V_{DD}$       | 3.3 V supply voltage | 3.3   | V    |



# 4 Ratings

## 4.1 Thermal handling ratings

| Symbol           | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _           | 260  | °C   | 2     |

<sup>1.</sup> Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

## 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   |       |

<sup>1.</sup> Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

# 4.4 Voltage and current operating ratings

| Symbol   | Description            | Min. | Max. | Unit |
|----------|------------------------|------|------|------|
| $V_{DD}$ | Digital supply voltage | -0.3 | 3.8  | V    |

Table continues on the next page...

K20 Sub-Family Data Sheet, Rev. 4 5/2012.

Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

<sup>2.</sup> Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.



#### General

| Symbol              | Description                                                 | Min.                  | Max.                  | Unit |
|---------------------|-------------------------------------------------------------|-----------------------|-----------------------|------|
| I <sub>DD</sub>     | Digital supply current                                      | _                     | 155                   | mA   |
| V <sub>DIO</sub>    | Digital input voltage (except RESET, EXTAL, and XTAL)       | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| V <sub>AIO</sub>    | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage  | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>      | Maximum current single pin limit (applies to all port pins) | -25                   | 25                    | mA   |
| V <sub>DDA</sub>    | Analog supply voltage                                       | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| V <sub>USB_DP</sub> | USB_DP input voltage                                        | -0.3                  | 3.63                  | V    |
| V <sub>USB_DM</sub> | USB_DM input voltage                                        | -0.3                  | 3.63                  | V    |
| VREGIN              | USB regulator input                                         | -0.3                  | 6.0                   | V    |
| V <sub>BAT</sub>    | RTC battery supply voltage                                  | -0.3                  | 3.8                   | V    |

<sup>1.</sup> Analog pins are defined as pins that do not have an associated general purpose I/O port function.

#### 5 General

#### 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



Figure 1. Input signal measurement reference

All digital I/O switching characteristics assume:

- 1. output pins
  - have  $C_L$ =30pF loads,
  - are configured for fast slew rate (PORTx\_PCRn[SRE]=0), and
  - are configured for high drive strength (PORTx\_PCRn[DSE]=1)
- 2. input pins
  - have their passive filter disabled (PORTx\_PCRn[PFE]=0)



## 5.2 Nonswitching electrical specifications

#### 5.2.1 Voltage and current operating requirements

Table 1. Voltage and current operating requirements

| Symbol                             | Description                                                                                                                                                  | Min.                   | Max.                 | Unit | Notes |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------|------|-------|
| $V_{DD}$                           | Supply voltage                                                                                                                                               | 1.71                   | 3.6                  | V    |       |
| $V_{DDA}$                          | Analog supply voltage                                                                                                                                        | 1.71                   | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$                 | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                                                                                    | -0.1                   | 0.1                  | V    |       |
| V <sub>SS</sub> - V <sub>SSA</sub> | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                                                                                    | -0.1                   | 0.1                  | V    |       |
| $V_{BAT}$                          | RTC battery supply voltage                                                                                                                                   | 1.71                   | 3.6                  | V    |       |
| V <sub>IH</sub>                    | Input high voltage                                                                                                                                           |                        |                      |      |       |
|                                    | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                                                                                                                            | $0.7 \times V_{DD}$    | _                    | V    |       |
|                                    | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V                                                                                                                            | $0.75 \times V_{DD}$   | _                    | V    |       |
| V <sub>IL</sub>                    | Input low voltage                                                                                                                                            |                        |                      |      |       |
|                                    | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                                                                                                                            | _                      | $0.35 \times V_{DD}$ | V    |       |
|                                    | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V                                                                                                                            | _                      | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>                   | Input hysteresis                                                                                                                                             | 0.06 × V <sub>DD</sub> | _                    | V    |       |
| I <sub>ICIO</sub>                  | I/O pin DC injection current — single pin                                                                                                                    |                        |                      |      | 1     |
|                                    | <ul> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (Negative current injection)</li> </ul>                                                                     |                        |                      | mA   |       |
|                                    | <ul> <li>V<sub>IN</sub> &gt; V<sub>DD</sub>+0.3V (Positive current injection)</li> </ul>                                                                     | -3                     | _                    |      |       |
|                                    |                                                                                                                                                              | _                      | +3                   |      |       |
| I <sub>ICcont</sub>                | Contiguous pin DC injection current —regional limit, includes sum of negative injection currents or sum of positive injection currents of 16 contiguous pins |                        |                      |      |       |
|                                    | Negative current injection                                                                                                                                   | -25                    | _                    | mA   |       |
|                                    | Positive current injection                                                                                                                                   | _                      | +25                  |      |       |
| V <sub>RAM</sub>                   | V <sub>DD</sub> voltage required to retain RAM                                                                                                               | 1.2                    | _                    | V    |       |
| V <sub>RFVBAT</sub>                | V <sub>BAT</sub> voltage required to retain the VBAT register file                                                                                           | V <sub>POR_VBAT</sub>  | _                    | V    |       |

<sup>1.</sup> All analog pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> through ESD protection diodes. If V<sub>IN</sub> is greater than V<sub>AIO\_MIN</sub> (=V<sub>SS</sub>-0.3V) and V<sub>IN</sub> is less than V<sub>AIO\_MAX</sub>(=V<sub>DD</sub>+0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If these limits cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>AIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>IC</sub>I. The positive injection current limiting resistor is calculated as R=(V<sub>IN</sub>-V<sub>AIO\_MAX</sub>)/II<sub>IC</sub>I. Select the larger of these two calculated resistances.



General

# 5.2.2 LVD and POR operating requirements

#### Table 2. V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>   | Falling VDD POR detect voltage                              | 0.8  | 1.1  | 1.5  | V    |       |
| $V_{LVDH}$         | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                    | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| V <sub>LVW1H</sub> | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | V    |       |
| V <sub>LVW2H</sub> | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| V <sub>LVW3H</sub> | Level 3 falling (LVWV=10)                                   | 2.82 | 2.90 | 2.98 | V    |       |
| $V_{LVW4H}$        | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range   | _    | ±80  | _    | mV   |       |
| $V_{LVDL}$         | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |
|                    | Low-voltage warning thresholds — low range                  |      |      |      |      | 1     |
| $V_{LVW1L}$        | Level 1 falling (LVWV=00)                                   | 1.74 | 1.80 | 1.86 | V    |       |
| $V_{LVW2L}$        | Level 2 falling (LVWV=01)                                   | 1.84 | 1.90 | 1.96 | V    |       |
| $V_{LVW3L}$        | Level 3 falling (LVWV=10)                                   | 1.94 | 2.00 | 2.06 | V    |       |
| V <sub>LVW4L</sub> | Level 4 falling (LVWV=11)                                   | 2.04 | 2.10 | 2.16 | V    |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis — low range    | _    | ±60  | _    | mV   |       |
| $V_{BG}$           | Bandgap voltage reference                                   | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed      | 900  | 1000 | 1100 | μs   |       |

<sup>1.</sup> Rising thresholds are falling threshold + hysteresis voltage

#### Table 3. VBAT power operating requirements

| Symbol                | Description                            | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|----------------------------------------|------|------|------|------|-------|
| V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8  | 1.1  | 1.5  | V    |       |



## 5.2.3 Voltage and current operating behaviors

#### Table 4. Voltage and current operating behaviors

| Symbol           | Description                                                                             | Min.                  | Max. | Unit | Notes |
|------------------|-----------------------------------------------------------------------------------------|-----------------------|------|------|-------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                                               |                       |      |      |       |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ , $\text{I}_{OH} = -9 \text{ mA}$ | $V_{DD} - 0.5$        | _    | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OH} = -3 \text{ mA}$   | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | Output high voltage — low drive strength                                                |                       |      |      |       |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ , $\text{I}_{OH} = -2 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OH} = -0.6 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _    | V    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                                 | _                     | 100  | mA   |       |
| $V_{OL}$         | Output low voltage — high drive strength                                                |                       |      |      |       |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 9 \text{ mA}$     | _                     | 0.5  | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OL} = 3 \text{ mA}$    | _                     | 0.5  | V    |       |
|                  | Output low voltage — low drive strength                                                 |                       |      |      |       |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 2 \text{ mA}$     | _                     | 0.5  | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OL} = 0.6 \text{ mA}$  | _                     | 0.5  | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                  | _                     | 100  | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin)                                                         |                       |      |      |       |
|                  | @ full temperature range                                                                | _                     | 1.0  | μΑ   | 1     |
|                  | • @ 25 °C                                                                               | _                     | 0.1  | μA   |       |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                              | _                     | 1    | μΑ   |       |
| I <sub>OZ</sub>  | Total Hi-Z (off-state) leakage current (all input pins)                                 | _                     | 4    | μΑ   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                               | 22                    | 50   | kΩ   | 2     |
| R <sub>PD</sub>  | Internal pulldown resistors                                                             | 22                    | 50   | kΩ   | 3     |

<sup>1.</sup> Tested by ganged leakage method

# 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$ , and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 50 MHz
- Bus clock = 50 MHz
- Flash clock = 25 MHz

<sup>2.</sup> Measured at Vinput = V<sub>SS</sub>

<sup>3.</sup> Measured at Vinput = V<sub>DD</sub>



Table 5. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                        | Min.         | Max. | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. | _            | 300  | μs   | 1     |
|                  | • VLLS0 → RUN                                                                                                                                                      | _            | 130  | μs   |       |
|                  | • VLLS1 → RUN                                                                                                                                                      | _            | 130  | μs   |       |
|                  | VLLS2 → RUN                                                                                                                                                        | _            | 70   | μs   |       |
|                  | • VLLS3 → RUN                                                                                                                                                      | _            | 70   | μs   |       |
|                  | • LLS → RUN                                                                                                                                                        | <del>_</del> | 6    | μs   |       |
|                  | • VLPS → RUN                                                                                                                                                       | _            | 5.2  | μs   |       |
|                  | • STOP → RUN                                                                                                                                                       | _            | 5.2  | μs   |       |

<sup>1.</sup> Normal boot (FTFL\_OPT[LPBOOT]=1)

# 5.2.5 Power consumption operating behaviors

Table 6. Power consumption operating behaviors

| Symbol               | Description                                                                                      | Min.   | Тур.         | Max.         | Unit     | Notes |
|----------------------|--------------------------------------------------------------------------------------------------|--------|--------------|--------------|----------|-------|
| $I_{DDA}$            | Analog supply current                                                                            | _      | _            | See note     | mA       | 1     |
| I <sub>DD_RUN</sub>  | Run mode current — all peripheral clocks disabled, code executing from flash  • @ 1.8V  • @ 3.0V |        | 13.7<br>13.9 | 15.1<br>15.3 | mA<br>mA | 2     |
| I <sub>DD_RUN</sub>  | Run mode current — all peripheral clocks enabled, code executing from flash  • @ 1.8V            | _      | 16.1         | 18.2         | mA       | 3, 4  |
|                      | @ 3.0V                                                                                           | _<br>_ | 16.3<br>16.7 | 17.7<br>18.4 | mA<br>mA |       |
| I <sub>DD_WAIT</sub> | Wait mode high frequency current at 3.0 V — all peripheral clocks disabled                       | _      | 7.5          | 8.4          | mA       | 2     |
| I <sub>DD_WAIT</sub> | Wait mode reduced frequency current at 3.0 V — all peripheral clocks disabled                    | _      | 5.6          | 6.4          | mA       | 5     |



Table 6. Power consumption operating behaviors (continued)

| Symbol                | Description                                                                   | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------|------|-------|------|------|-------|
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled     | _    | 867   | _    | μΑ   | 6     |
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled      | _    | 1.1   | _    | mA   | 7     |
| I <sub>DD_VLPW</sub>  | Very-low-power wait mode current at 3.0 V                                     | _    | 509   | _    | μΑ   | 8     |
| I <sub>DD_STOP</sub>  | Stop mode current at 3.0 V                                                    |      |       |      |      |       |
|                       | • @ -40 to 25°C                                                               | _    | 310   | 426  | μΑ   |       |
|                       | • @ 70°C                                                                      | _    | 384   | 458  | μΑ   |       |
|                       | • @ 105°C                                                                     | _    | 629   | 1100 | μΑ   |       |
| I <sub>DD_VLPS</sub>  | Very-low-power stop mode current at 3.0 V                                     |      |       |      |      |       |
|                       | • @ –40 to 25°C                                                               | _    | 3.5   | 22.6 | μΑ   |       |
|                       | • @ 70°C                                                                      | _    | 20.7  | 52.9 | μΑ   |       |
|                       | • @ 105°C                                                                     | _    | 85    | 220  | μΑ   |       |
| I <sub>DD_LLS</sub>   | Low leakage stop mode current at 3.0 V                                        |      |       |      |      |       |
|                       | • @ –40 to 25°C                                                               | _    | 2.1   | 3.7  | μΑ   |       |
|                       | • @ 70°C                                                                      | _    | 7.7   | 43.1 | μΑ   |       |
|                       | • @ 105°C                                                                     | _    | 32.2  | 68   | μΑ   |       |
| I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V                                 |      |       |      |      |       |
|                       | • @ –40 to 25°C                                                               | _    | 1.5   | 2.9  | μΑ   |       |
|                       | • @ 70°C                                                                      | _    | 4.8   | 22.5 | μΑ   |       |
|                       | • @ 105°C                                                                     | _    | 20    | 37.8 | μΑ   |       |
| I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V                                 |      |       |      |      |       |
|                       | • @ -40 to 25°C                                                               | _    | 1.4   | 2.8  | μΑ   |       |
|                       | • @ 70°C                                                                      | _    | 4.1   | 19.2 | μΑ   |       |
|                       | • @ 105°C                                                                     | _    | 17.3  | 32.4 | μΑ   |       |
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V                                 |      |       |      |      |       |
|                       | • @ –40 to 25°C                                                               | _    | 0.678 | 1.3  | μΑ   |       |
|                       | • @ 70°C                                                                      | _    | 2.8   | 13.6 | μΑ   |       |
|                       | • @ 105°C                                                                     | _    | 13.6  | 24.5 | μΑ   |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit enabled |      |       |      |      |       |
|                       | • @ -40 to 25°C                                                               | _    | 0.367 | 1.0  | μA   |       |
|                       | • @ 70°C                                                                      | _    | 2.4   | 13.3 | μA   |       |
|                       | • @ 105°C                                                                     | _    | 13.2  | 24.1 | μA   |       |



#### Genera

Table 6. Power consumption operating behaviors (continued)

| Symbol                | Description                                                                    | Min. | Тур.  | Max.  | Unit | Notes |
|-----------------------|--------------------------------------------------------------------------------|------|-------|-------|------|-------|
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit disabled |      |       |       |      |       |
|                       | • @ -40 to 25°C                                                                | _    | 0.176 | 0.859 | μΑ   |       |
|                       | • @ 70°C                                                                       | _    | 2.2   | 13.1  | μΑ   |       |
|                       | • @ 105°C                                                                      | _    | 13    | 23.9  | μΑ   |       |
| I <sub>DD_VBAT</sub>  | Average current with RTC and 32kHz disabled at 3.0 V                           |      |       |       |      |       |
|                       | • @ -40 to 25°C                                                                | _    | 0.19  | 0.22  | μA   |       |
|                       | • @ 70°C                                                                       | _    | 0.49  | 0.64  | μA   |       |
|                       | • @ 105°C                                                                      | _    | 2.2   | 3.2   | μA   |       |
| I <sub>DD_VBAT</sub>  | Average current when CPU is not accessing RTC registers                        |      |       |       |      | 9     |
|                       | • @ 1.8V                                                                       |      |       |       |      |       |
|                       | • @ -40 to 25°C                                                                | _    | 0.57  | 0.67  | μΑ   |       |
|                       | • @ 70°C                                                                       | _    | 0.90  | 1.2   | μA   |       |
|                       | • @ 105°C                                                                      | _    | 2.4   | 3.5   | μΑ   |       |
|                       | • @ 3.0V                                                                       |      | 2.4   | 0.0   | μ/.  |       |
|                       | • @ -40 to 25°C                                                                | _    | 0.67  | 0.94  | μA   |       |
|                       | • @ 70°C                                                                       | _    | 1.0   | 1.4   | μA   |       |
|                       | • @ 105°C                                                                      | _    | 2.7   | 3.9   |      |       |
|                       |                                                                                | _    | 2.1   | ე ა.ყ | μΑ   |       |

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 2. 50MHz core and system clock, 25MHz bus clock, and 25MHz flash clock . MCG configured for FEI mode. All peripheral clocks disabled.
- 3. 50MHz core and system clock, 25MHz bus clock, and 25MHz flash clock. MCG configured for FEI mode. All peripheral clocks enabled, and peripherals are in active operation.
- 4. Max values are measured with CPU executing DSP instructions
- 5. 25MHz core and system clock, 25MHz bus clock, and 12.5MHz flash clock. MCG configured for FEI mode.
- 4 MHz core, system, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash.
- 7. 4 MHz core, system, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral clocks enabled but peripherals are not in active operation. Code executing from flash.
- 8. 4 MHz core, system, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled.
- 9. Includes 32kHz oscillator current and RTC operation.

### 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE mode
- USB regulator disabled
- No GPIOs toggled



- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFL



Figure 2. Run mode supply current vs. core frequency





Figure 3. VLPR mode supply current vs. core frequency

# 5.2.6 EMC radiated emissions operating behaviors

Table 7. EMC radiated emissions operating behaviors for 64LQFP

| Symbol              | Description                        | Frequency band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|----------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50              | 19   | dΒμV | 1,2   |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150               | 21   | dΒμV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500              | 19   | dΒμV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500-1000             | 11   | dΒμV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15-1000            | L    | _    | 2, 3  |

Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150
kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of
Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband
TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported



- emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.
- 2.  $V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25 \,^{\circ}\text{C}$ ,  $f_{OSC} = 12 \,^{\circ}\text{MHz}$  (crystal),  $f_{SYS} = 48 \,^{\circ}\text{MHz}$ ,  $f_{BUS} = 48 \,^{\circ}\text{MHz}$
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method

#### 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to http://www.freescale.com.
- 2. Perform a keyword search for "EMC design."

#### 5.2.8 Capacitance attributes

Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | _    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | _    | 7    | pF   |

## 5.3 Switching specifications

# 5.3.1 Device clock specifications

Table 9. Device clock specifications

| Symbol               | Description                                                                          | Min. | Max. | Unit | Notes |
|----------------------|--------------------------------------------------------------------------------------|------|------|------|-------|
|                      | Normal run mode                                                                      | 9    | -    | -    |       |
| f <sub>SYS</sub>     | System and core clock                                                                | _    | 50   | MHz  |       |
| f <sub>SYS_USB</sub> | f <sub>SYS_USB</sub> System and core clock when Full Speed USB in 20 — MHz operation |      |      |      |       |
| f <sub>BUS</sub>     | Bus clock                                                                            | _    | 50   | MHz  |       |
| f <sub>FLASH</sub>   | Flash clock                                                                          | _    | 25   | MHz  |       |
| f <sub>LPTMR</sub>   | LPTMR clock                                                                          | _    | 25   | MHz  |       |
|                      | VLPR mode <sup>1</sup>                                                               |      |      | •    |       |
| f <sub>SYS</sub>     | System and core clock                                                                | _    | 4    | MHz  |       |
| f <sub>BUS</sub>     | Bus clock                                                                            |      | 4    | MHz  |       |

Table continues on the next page...

K20 Sub-Family Data Sheet, Rev. 4 5/2012.



#### Genera

Table 9. Device clock specifications (continued)

| Symbol                   | Description                    | Min. | Max. | Unit | Notes |
|--------------------------|--------------------------------|------|------|------|-------|
| f <sub>FLASH</sub>       | Flash clock                    | _    | 1    | MHz  |       |
| f <sub>ERCLK</sub>       | External reference clock       | _    | 16   | MHz  |       |
| f <sub>LPTMR_pin</sub>   | LPTMR clock                    | _    | 25   | MHz  |       |
| f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock | _    | 16   | MHz  |       |
| f <sub>I2S_MCLK</sub>    | I2S master clock               | _    | 12.5 | MHz  |       |
| f <sub>I2S_BCLK</sub>    | I2S bit clock                  | _    | 4    | MHz  |       |

<sup>1.</sup> The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module.

# 5.3.2 General switching specifications

These general purpose specifications apply to all signals configured for GPIO, UART, CMT, and I<sup>2</sup>C signals.

Table 10. General switching specifications

| Symbol | Description                                                                                                 | Min. | Max. | Unit             | Notes |
|--------|-------------------------------------------------------------------------------------------------------------|------|------|------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path                          | 1.5  | _    | Bus clock cycles | 1, 2  |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path  | 100  | _    | ns               | 3     |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50   | _    | ns               | 3     |
|        | External reset pulse width (digital glitch filter disabled)                                                 | 100  | _    | ns               | 3     |
|        | Mode select (EZP_CS) hold time after reset deassertion                                                      | 2    | _    | Bus clock cycles |       |
|        | Port rise and fall time (high drive strength)                                                               |      |      |                  | 4     |
|        | Slew disabled                                                                                               |      |      |                  |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                                                                             | _    | 13   | ns               |       |
|        | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V                                                                              | _    |      | ns               |       |
|        | Slew enabled                                                                                                |      | 7    |                  |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                                                                             | _    |      | ns               |       |
|        | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V                                                                              | _    | 36   | ns               |       |
|        |                                                                                                             |      | 24   |                  |       |



| Table 10. | General | switching | specifications ( | (continued) | ) |
|-----------|---------|-----------|------------------|-------------|---|
|-----------|---------|-----------|------------------|-------------|---|

| Symbol | Description                                  | Min. | Max. | Unit | Notes |
|--------|----------------------------------------------|------|------|------|-------|
|        | Port rise and fall time (low drive strength) |      |      |      | 5     |
|        | Slew disabled                                |      |      |      |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V              | _    | 12   | ns   |       |
|        | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V               | _    | 6    | ns   |       |
|        | Slew enabled                                 |      |      |      |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V              | _    | 36   | ns   |       |
|        | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V               | _    | 24   | ns   |       |
|        |                                              |      |      |      |       |

- 1. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter pulses can be recognized in that case.
- 2. The greater synchronous and asynchronous timing must be met.
- 3. This is the minimum pulse width that is guaranteed to be recognized as a pin interrupt request in Stop, VLPS, LLS, and VLLSx modes.
- 4. 75pF load
- 5. 15pF load

# 5.4 Thermal specifications

#### 5.4.1 Thermal operating requirements

Table 11. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| T <sub>J</sub> | Die junction temperature | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   |

#### 5.4.2 Thermal attributes

| Board type        | Symbol           | Description                                                  | 32 QFN | Unit | Notes |
|-------------------|------------------|--------------------------------------------------------------|--------|------|-------|
| Single-layer (1s) | R <sub>eJA</sub> | Thermal resistance, junction to ambient (natural convection) | 94     | °C/W | 1, 2  |
| Four-layer (2s2p) | R <sub>eJA</sub> | Thermal resistance, junction to ambient (natural convection) | 32     | °C/W | 1, 3  |



| Board type        | Symbol            | Description                                                                                     | 32 QFN | Unit | Notes |
|-------------------|-------------------|-------------------------------------------------------------------------------------------------|--------|------|-------|
| Single-layer (1s) | R <sub>θЈМА</sub> | Thermal resistance, junction to ambient (200 ft./ min. air speed)                               | 78     | °C/W | 1,3   |
| Four-layer (2s2p) | R <sub>ӨЈМА</sub> | Thermal resistance, junction to ambient (200 ft./ min. air speed)                               | 27     | °C/W | ,     |
| _                 | R <sub>θJB</sub>  | Thermal resistance, junction to board                                                           | 12     | °C/W | 5     |
| _                 | R <sub>0JC</sub>  | Thermal resistance, junction to case                                                            | 1.5    | °C/W | 6     |
| _                 | $\Psi_{ m JT}$    | Thermal characterization parameter, junction to package top outside center (natural convection) | 6      | °C/W | 7     |

- Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air)* with the single layer board horizontal. For the LQFP, the board meets the JESD51-3 specification. For the MAPBGA, the board meets the JESD51-9 specification.
- 3. Determined according to JEDEC Standard JESD51-6, *Integrated Circuits Thermal Test Method Environmental Conditions—Forced Convection (Moving Air)* with the board horizontal.
- 5. Determined according to JEDEC Standard JESD51-8, *Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board*. Board temperature is measured on the top surface of the board near the package.
- 6. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 7. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air)*.

# 6 Peripheral operating requirements and behaviors

#### 6.1 Core modules

#### 6.1.1 JTAG electricals

Table 12. JTAG voltage range electricals

| Symbol | Description       | Min. | Max. | Unit |
|--------|-------------------|------|------|------|
|        | Operating voltage | 2.7  | 5.5  | V    |



## Table 12. JTAG voltage range electricals (continued)

| Symbol | Description                                                 | Min. | Max. | Unit |
|--------|-------------------------------------------------------------|------|------|------|
| J1     | TCLK frequency of operation                                 |      |      | MHz  |
|        | • JTAG                                                      | _    | 10   |      |
|        | • CJTAG                                                     | _    | 5    |      |
| J2     | TCLK cycle period                                           | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                                      |      |      |      |
|        | • JTAG                                                      | 100  | _    | ns   |
|        | • CJTAG                                                     | 200  | _    | ns   |
|        |                                                             |      |      | ns   |
| J4     | TCLK rise and fall times                                    | _    | 1    | ns   |
| J5     | TMS input data setup time to TCLK rise  • JTAG              | 53   | _    | ns   |
|        | • CJTAG                                                     | 112  | _    |      |
| J6     | TDI input data setup time to TCLK rise                      | 8    | _    | ns   |
| J7     | TMS input data hold time after TCLK rise  • JTAG            | 3.4  | _    | ns   |
|        | • CJTAG                                                     | 3.4  | _    |      |
| J8     | TDI input data hold time after TCLK rise                    | 3.4  | _    | ns   |
| J9     | TCLK low to TMS data valid  • JTAG                          | _    | 48   | ns   |
|        | • CJTAG                                                     | _    | 85   |      |
| J10    | TCLK low to TDO data valid                                  | _    | 48   | ns   |
| J11    | Output data hold/invalid time after clock edge <sup>1</sup> | _    | 3    | ns   |

<sup>1.</sup> They are common for JTAG and CJTAG. Input transition = 1 ns and Output load = 50pf



Figure 4. Test clock input timing





Figure 5. Boundary scan (JTAG) timing



**Figure 6. Test Access Port timing** 





Figure 7. TRST timing

# 6.2 System modules

There are no specifications necessary for the device's system modules.

#### 6.3 Clock modules

## 6.3.1 MCG specifications

Table 13. MCG specifications

| Symbol                  | Description                                                                                                    | Min.                            | Тур.   | Max.              | Unit              | Notes |
|-------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------|--------|-------------------|-------------------|-------|
| f <sub>ints_ft</sub>    | Internal reference frequency (slow clock) — factory trimmed at nominal VDD and 25 °C                           | _                               | 32.768 | _                 | kHz               |       |
| f <sub>ints_t</sub>     | Internal reference frequency (slow clock) — user trimmed                                                       | 31.25                           | _      | 39.0625           | kHz               |       |
| $\Delta_{fdco\_res\_t}$ | Resolution of trimmed average DCO output frequency at fixed voltage and temperature — using SCTRIM and SCFTRIM |                                 | ± 0.3  | ± 0.6             | %f <sub>dco</sub> | 1     |
| $\Delta f_{dco\_t}$     | Total deviation of trimmed average DCO output frequency over voltage and temperature                           |                                 |        | %f <sub>dco</sub> | 1                 |       |
| $\Delta f_{dco\_t}$     | Total deviation of trimmed average DCO output frequency over fixed voltage and temperature range of 0–70°C     | _                               | ± 0.3  | _                 | %f <sub>dco</sub> | 1     |
| f <sub>intf_ft</sub>    | Internal reference frequency (fast clock) — factory trimmed at nominal VDD and 25°C                            | _                               | 4      | _                 | MHz               |       |
| f <sub>intf_t</sub>     | Internal reference frequency (fast clock) — user trimmed at nominal VDD and 25 °C                              | 3                               | _      | 5                 | MHz               |       |
| f <sub>loc_low</sub>    | Loss of external clock minimum frequency — RANGE = 00                                                          | (3/5) x<br>f <sub>ints_t</sub>  | _      | _                 | kHz               |       |
| f <sub>loc_high</sub>   | Loss of external clock minimum frequency — RANGE = 01, 10, or 11                                               | (16/5) x<br>f <sub>ints_t</sub> | _      | _                 | kHz               |       |
|                         | FI                                                                                                             | _L                              | •      | •                 |                   | '     |



Table 13. MCG specifications (continued)

| Symbol                   | Description                                                                                                              |                                                                             | Min.   | Тур.      | Max.    | Unit     | Notes |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------|-----------|---------|----------|-------|
| f <sub>fII_ref</sub>     | FLL reference free                                                                                                       | quency range                                                                | 31.25  | _         | 39.0625 | kHz      |       |
| f <sub>dco</sub>         | DCO output frequency range                                                                                               | Low range (DRS=00)<br>640 × f <sub>fll_ref</sub>                            | 20     | 20.97     | 25      | MHz      | 2, 3  |
|                          |                                                                                                                          | Mid range (DRS=01)  1280 × f <sub>fll_ref</sub>                             | 40     | 41.94     | 50      | MHz      |       |
|                          |                                                                                                                          | Mid-high range (DRS=10) $1920 \times f_{\rm fll\_ref}$                      | 60     | 62.91     | 75      | MHz      |       |
|                          |                                                                                                                          | High range (DRS=11)  2560 × f <sub>fll_ref</sub>                            | 80     | 83.89     | 100     | MHz      |       |
| f <sub>dco_t_DMX3</sub>  | DCO output frequency                                                                                                     |                                                                             | 23.99  | _         | MHz     | 4, 5     |       |
|                          |                                                                                                                          | Mid range (DRS=01)  1464 × f <sub>fll_ref</sub>                             | _      | 47.97     | _       | MHz      |       |
|                          |                                                                                                                          | Mid-high range (DRS=10) 2197 × f <sub>fll_ref</sub>                         | _      | 71.99     | _       | MHz      |       |
|                          |                                                                                                                          | High range (DRS=11)  2929 × f <sub>fll_ref</sub>                            | _      | 95.98     | _       | MHz      |       |
| J <sub>cyc_fll</sub>     | FLL period jitter                                                                                                        |                                                                             | _      | 180       | _       | ps       |       |
|                          | <ul><li>f<sub>VCO</sub> = 48 M</li><li>f<sub>VCO</sub> = 98 M</li></ul>                                                  |                                                                             | _      | 150       | _       |          |       |
| t <sub>fll_acquire</sub> | FLL target frequer                                                                                                       | ncy acquisition time                                                        | _      | _         | 1       | ms       | 6     |
|                          |                                                                                                                          | P                                                                           | LL     |           |         |          |       |
| $f_{vco}$                | VCO operating fre                                                                                                        | equency                                                                     | 48.0   | _         | 100     | MHz      |       |
| I <sub>pll</sub>         |                                                                                                                          | rent<br>MHz ( $f_{OSC_hi_1} = 8$ MHz, $f_{pll_ref} =$<br>V multiplier = 48) | _      | 1060      | _       | μΑ       | 7     |
| I <sub>pll</sub>         | PLL operating current • PLL @ 48 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> = 2 MHz, VDIV multiplier = 24) |                                                                             | _      | 600       | _       | μА       | 7     |
| f <sub>pll_ref</sub>     | PLL reference free                                                                                                       | quency range                                                                | 2.0    | _         | 4.0     | MHz      |       |
| J <sub>cyc_pll</sub>     | PLL period jitter (F                                                                                                     | RMS)                                                                        |        |           |         |          | 8     |
|                          | <ul> <li>f<sub>vco</sub> = 48 MH</li> <li>f<sub>vco</sub> = 100 M</li> </ul>                                             |                                                                             | _<br>_ | 120<br>50 |         | ps<br>ps |       |



#### Table 13. MCG specifications (continued)

| Symbol                | Description                           | Min.   | Тур. | Max.                                                          | Unit | Notes |
|-----------------------|---------------------------------------|--------|------|---------------------------------------------------------------|------|-------|
| J <sub>acc_pll</sub>  | PLL accumulated jitter over 1µs (RMS) |        |      |                                                               |      | 8     |
|                       | • f <sub>vco</sub> = 48 MHz           | _      | 1350 | _                                                             | ps   |       |
|                       | • f <sub>vco</sub> = 100 MHz          | _      | 600  | _                                                             | ps   |       |
| D <sub>lock</sub>     | Lock entry frequency tolerance        | ± 1.49 | _    | ± 2.98                                                        | %    |       |
| D <sub>unl</sub>      | Lock exit frequency tolerance         | ± 4.47 | _    | ± 5.97                                                        | %    |       |
| t <sub>pll_lock</sub> | Lock detector detection time          | _      | _    | 150 × 10 <sup>-6</sup><br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S    | 9     |

- 1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).
- 2. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.
- The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco t</sub>) over voltage and temperature should be considered.
- 4. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.
- 5. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- 6. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 7. Excludes any oscillator currents that are also consuming power while PLL is in operation.
- 8. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.
- This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

## 6.3.2 Oscillator electrical specifications

This section provides the electrical characteristics of the module.

# 6.3.2.1 Oscillator DC electrical specifications Table 14. Oscillator DC electrical specifications

| Description                             | Min.                                                                                                               | Тур.                                                                                                         | Max.                                                                                                                                                    | Unit                                                                                                                                                                  | Notes                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supply voltage                          | 1.71                                                                                                               | _                                                                                                            | 3.6                                                                                                                                                     | V                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Supply current — low-power mode (HGO=0) |                                                                                                                    |                                                                                                              |                                                                                                                                                         |                                                                                                                                                                       | 1                                                                                                                                                                                                                                                                                                                                                                                                                   |
| • 32 kHz                                | _                                                                                                                  | 500                                                                                                          | _                                                                                                                                                       | nA                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                     |
| • 4 MHz                                 | _                                                                                                                  | 200                                                                                                          | _                                                                                                                                                       | μA                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                     |
| • 8 MHz (RANGE=01)                      | _                                                                                                                  | 300                                                                                                          | _                                                                                                                                                       | μA                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                     |
| • 16 MHz                                | _                                                                                                                  | 950                                                                                                          | _                                                                                                                                                       | μA                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                     |
| • 24 MHz                                | _                                                                                                                  | 1.2                                                                                                          | _                                                                                                                                                       | mA                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                     |
| • 32 MHz                                | _                                                                                                                  | 1.5                                                                                                          | _                                                                                                                                                       | mA                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                         | Supply voltage  Supply current — low-power mode (HGO=0)  • 32 kHz  • 4 MHz  • 8 MHz (RANGE=01)  • 16 MHz  • 24 MHz | Supply voltage 1.71  Supply current — low-power mode (HGO=0)  • 32 kHz — — — — — — — — — — — — — — — — — — — | Supply voltage 1.71 —  Supply current — low-power mode (HGO=0)  • 32 kHz — 500  • 4 MHz — 200  • 8 MHz (RANGE=01) — 300  • 16 MHz — 950  • 24 MHz — 1.2 | Supply voltage 1.71 — 3.6  Supply current — low-power mode (HGO=0)  • 32 kHz — 500 —  • 4 MHz — 200 —  • 8 MHz (RANGE=01) — 300 —  • 16 MHz — 950 —  • 24 MHz — 1.2 — | Supply voltage       1.71       —       3.6       V         Supply current — low-power mode (HGO=0)       —       500       —       nA         • 32 kHz       —       500       —       nA         • 4 MHz       —       200       —       μA         • 8 MHz (RANGE=01)       —       300       —       μA         • 16 MHz       —       950       —       μA         • 24 MHz       —       1.2       —       mA |



#### Table 14. Oscillator DC electrical specifications (continued)

| Symbol                       | Description                                                                                      | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| I <sub>DDOSC</sub>           | Supply current — high gain mode (HGO=1)                                                          |      |                 |      |      | 1     |
|                              | • 32 kHz                                                                                         | _    | 25              | _    | μΑ   |       |
|                              | • 4 MHz                                                                                          | _    | 400             | _    | μΑ   |       |
|                              | • 8 MHz (RANGE=01)                                                                               | _    | 500             | _    | μΑ   |       |
|                              | • 16 MHz                                                                                         | _    | 2.5             | _    | mA   |       |
|                              | • 24 MHz                                                                                         | _    | 3               | _    | mA   |       |
|                              | • 32 MHz                                                                                         | _    | 4               | _    | mA   |       |
| C <sub>x</sub>               | EXTAL load capacitance                                                                           | _    | _               | _    |      | 2, 3  |
| Су                           | XTAL load capacitance                                                                            | _    | _               | _    |      | 2, 3  |
| $R_{F}$                      | Feedback resistor — low-frequency, low-power mode (HGO=0)                                        |      | _               | _    | ΜΩ   | 2, 4  |
|                              | Feedback resistor — low-frequency, high-gain mode (HGO=1)                                        | 1    | 10              | _    | ΜΩ   |       |
|                              | Feedback resistor — high-frequency, low-power mode (HGO=0)                                       | 1    | _               | _    | ΜΩ   |       |
|                              | Feedback resistor — high-frequency, high-gain mode (HGO=1)                                       | _    | 1               | _    | ΜΩ   |       |
| R <sub>S</sub>               | Series resistor — low-frequency, low-power mode (HGO=0)                                          | _    | _               | _    | kΩ   |       |
|                              | Series resistor — low-frequency, high-gain mode (HGO=1)                                          | _    | 200             | _    | kΩ   |       |
|                              | Series resistor — high-frequency, low-power mode (HGO=0)                                         | _    | _               | _    | kΩ   |       |
|                              | Series resistor — high-frequency, high-gain mode (HGO=1)                                         |      |                 |      |      |       |
|                              |                                                                                                  | _    | 0               | _    | kΩ   |       |
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, low-power mode (HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, high-gain mode (HGO=1)  | _    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, low-power mode (HGO=0) | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, high-gain mode (HGO=1) | _    | V <sub>DD</sub> | _    | V    |       |

<sup>1.</sup>  $V_{DD}$ =3.3 V, Temperature =25 °C

<sup>2.</sup> See crystal or resonator manufacturer's recommendation

<sup>3.</sup>  $C_x$ ,  $C_y$  can be provided by using either the integrated capacitors or by using external components.

<sup>4.</sup> When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally.



5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.

# 6.3.2.2 Oscillator frequency specifications Table 15. Oscillator frequency specifications

| Symbol                | Description                                                                                     | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low frequency mode (MCG_C2[RANGE]=00)               | 32   | _    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high frequency mode (low range) (MCG_C2[RANGE]=01)  | 3    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high frequency mode (high range) (MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                     | _    | _    | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                    | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                             | _    | 750  | _    | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency, high-gain mode (HGO=1)                             | _    | 250  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), low-power mode (HGO=0)          | _    | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), high-gain mode (HGO=1)          | _    | 1    | _    | ms   |       |

- 1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.
- 2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.
- 3. Proper PC board layout procedures must be followed to achieve specifications.
- 4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

#### 6.3.3 32 kHz Oscillator Electrical Characteristics

This section describes the module electrical characteristics.

# 6.3.3.1 32 kHz oscillator DC electrical specifications Table 16. 32kHz oscillator DC electrical specifications

| Symbol           | Description                | Min. | Тур. | Max. | Unit |
|------------------|----------------------------|------|------|------|------|
| V <sub>BAT</sub> | Supply voltage             | 1.71 | _    | 3.6  | V    |
| R <sub>F</sub>   | Internal feedback resistor | _    | 100  | _    | MΩ   |



Table 16. 32kHz oscillator DC electrical specifications (continued)

| Symbol                       | Description                                   | Min. | Тур. | Max. | Unit |
|------------------------------|-----------------------------------------------|------|------|------|------|
| C <sub>para</sub>            | Parasitical capacitance of EXTAL32 and XTAL32 | _    | 5    | 7    | pF   |
| V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation         | _    | 0.6  | _    | V    |

<sup>1.</sup> When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.

# 6.3.3.2 32kHz oscillator frequency specifications Table 17. 32kHz oscillator frequency specifications

| Symbol                  | Description                               | Min. | Тур.   | Max.      | Unit | Notes |
|-------------------------|-------------------------------------------|------|--------|-----------|------|-------|
| f <sub>osc_lo</sub>     | Oscillator crystal                        | _    | 32.768 | _         | kHz  |       |
| t <sub>start</sub>      | Crystal start-up time                     | _    | 1000   | _         | ms   | 1     |
| f <sub>ec_extal32</sub> | Externally provided input clock frequency | _    | 32.768 | _         | kHz  | 2     |
| V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700  | _      | $V_{BAT}$ | mV   | 2, 3  |

<sup>1.</sup> Proper PC board layout procedures must be followed to achieve specifications.

### 6.4 Memories and memory interfaces

### 6.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

#### 6.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

Table 18. NVM program/erase timing specifications

| Symbol                    | Description                              | Min. | Тур. | Max. | Unit | Notes |
|---------------------------|------------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>       | Longword Program high-voltage time       | _    | 7.5  | 18   | μs   |       |
| t <sub>hversscr</sub>     | Sector Erase high-voltage time           | _    | 13   | 113  | ms   | 1     |
| t <sub>hversblk32k</sub>  | Erase Block high-voltage time for 32 KB  | _    | 52   | 452  | ms   | 1     |
| t <sub>hversblk128k</sub> | Erase Block high-voltage time for 128 KB | _    | 52   | 452  | ms   | 1     |

1. Maximum time based on expectations at cycling end-of-life.

<sup>2.</sup> This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected.

The parameter specified is a peak-to-peak value and V<sub>IH</sub> and V<sub>IL</sub> specifications do not apply. The voltage of the applied clock must be within the range of V<sub>SS</sub> to V<sub>BAT</sub>.



# 6.4.1.2 Flash timing specifications — commands Table 19. Flash command timing specifications

| Symbol                  | Description                                          | Min.       | Тур.      | Max. | Unit | Notes |
|-------------------------|------------------------------------------------------|------------|-----------|------|------|-------|
|                         | Read 1s Block execution time                         |            |           |      |      |       |
| t <sub>rd1blk32k</sub>  | 32 KB data flash                                     | _          | _         | 0.5  | ms   |       |
| t <sub>rd1blk128k</sub> | 128 KB program flash                                 | _          | _         | 1.7  | ms   |       |
| t <sub>rd1sec1k</sub>   | Read 1s Section execution time (flash sector)        | _          | _         | 60   | μs   | 1     |
| t <sub>pgmchk</sub>     | Program Check execution time                         | _          | _         | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>     | Read Resource execution time                         | _          | _         | 30   | μs   | 1     |
| t <sub>pgm4</sub>       | Program Longword execution time                      | _          | 65        | 145  | μs   |       |
|                         | Erase Flash Block execution time                     |            |           |      |      | 2     |
| t <sub>ersblk32k</sub>  | 32 KB data flash                                     | _          | 55        | 465  | ms   |       |
| t <sub>ersblk128k</sub> | 128 KB program flash                                 | _          | 61        | 495  | ms   |       |
| t <sub>ersscr</sub>     | Erase Flash Sector execution time                    | _          | 14        | 114  | ms   | 2     |
|                         | Program Section execution time                       |            |           |      |      |       |
| t <sub>pgmsec512</sub>  | • 512 B flash                                        | _          | 4.7       | _    | ms   |       |
| t <sub>pgmsec1k</sub>   | • 1 KB flash                                         | _          | 9.3       | _    | ms   |       |
| t <sub>rd1all</sub>     | Read 1s All Blocks execution time                    | _          | _         | 1.8  | ms   |       |
| t <sub>rdonce</sub>     | Read Once execution time                             | _          | _         | 25   | μs   | 1     |
| t <sub>pgmonce</sub>    | Program Once execution time                          | _          | 65        | _    | μs   |       |
| t <sub>ersall</sub>     | Erase All Blocks execution time                      | _          | 115       | 1000 | ms   | 2     |
| t <sub>vfykey</sub>     | Verify Backdoor Access Key execution time            | _          | _         | 30   | μs   | 1     |
|                         | Program Partition for EEPROM execution time          |            |           |      |      |       |
| t <sub>pgmpart32k</sub> | 32 KB FlexNVM                                        | _          | 70        | _    | ms   |       |
|                         | Set FlexRAM Function execution time:                 |            |           |      |      |       |
| t <sub>setramff</sub>   | Control Code 0xFF                                    | _          | 50        | _    | μs   |       |
| t <sub>setram8k</sub>   | 8 KB EEPROM backup                                   | _          | 0.3       | 0.5  | ms   |       |
| t <sub>setram32k</sub>  | 32 KB EEPROM backup                                  | _          | 0.7       | 1.0  | ms   |       |
|                         | Byte-write to FlexRAM                                | for EEPROM | operation |      | l    |       |
| t <sub>eewr8bers</sub>  | Byte-write to erased FlexRAM location execution time | _          | 175       | 260  | μs   | 3     |
|                         | Byte-write to FlexRAM execution time:                |            |           |      |      |       |
| t <sub>eewr8b8k</sub>   | 8 KB EEPROM backup                                   | _          | 340       | 1700 | μs   |       |
| t <sub>eewr8b16k</sub>  | 16 KB EEPROM backup                                  | _          | 385       | 1800 | μs   |       |
| t <sub>eewr8b32k</sub>  | 32 KB EEPROM backup                                  | _          | 475       | 2000 | μs   |       |



Table 19. Flash command timing specifications (continued)

| Symbol                  | Description                                              | Min.       | Тур.         | Max. | Unit | Notes |
|-------------------------|----------------------------------------------------------|------------|--------------|------|------|-------|
|                         | Word-write to FlexRAM                                    | for EEPRON | noperation   |      |      |       |
| t <sub>eewr16bers</sub> | Word-write to erased FlexRAM location execution time     | _          | 175          | 260  | μs   |       |
|                         | Word-write to FlexRAM execution time:                    |            |              |      |      |       |
| t <sub>eewr16b8k</sub>  | 8 KB EEPROM backup                                       | _          | 340          | 1700 | μs   |       |
| t <sub>eewr16b16k</sub> | 16 KB EEPROM backup                                      | _          | 385          | 1800 | μs   |       |
| t <sub>eewr16b32k</sub> | 32 KB EEPROM backup                                      | _          | 475          | 2000 | μs   |       |
|                         | Longword-write to FlexRA                                 | M for EEPR | OM operation | 1    |      |       |
| t <sub>eewr32bers</sub> | Longword-write to erased FlexRAM location execution time | _          | 360          | 540  | μs   |       |
|                         | Longword-write to FlexRAM execution time:                |            |              |      |      |       |
| t <sub>eewr32b8k</sub>  | 8 KB EEPROM backup                                       | _          | 545          | 1950 | μs   |       |
| t <sub>eewr32b16k</sub> | 16 KB EEPROM backup                                      | _          | 630          | 2050 | μs   |       |
| t <sub>eewr32b32k</sub> | 32 KB EEPROM backup                                      | _          | 810          | 2250 | μs   |       |

- 1. Assumes 25MHz flash clock frequency.
- 2. Maximum times for erase parameters based on expectations at cycling end-of-life.
- 3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased.

# 6.4.1.3 Flash high voltage current behaviors Table 20. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | _    | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       | _    | 1.5  | 4.0  | mA   |

### 6.4.1.4 Reliability specifications

Table 21. NVM reliability specifications

| Symbol                  | Description                            | Min.    | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|-------------------------|----------------------------------------|---------|-------------------|------|--------|-------|
|                         | Prograi                                | n Flash |                   |      |        |       |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5       | 50                | _    | years  |       |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20      | 100               | _    | years  |       |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K    | 50 K              | _    | cycles | 2     |
|                         | Data                                   | Flash   |                   |      |        |       |
| t <sub>nvmretd10k</sub> | Data retention after up to 10 K cycles | 5       | 50                | _    | years  |       |

writes



| Symbol                   | Description                                               | Min.     | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|--------------------------|-----------------------------------------------------------|----------|-------------------|------|--------|-------|
| t <sub>nvmretd1k</sub>   | Data retention after up to 1 K cycles                     | 20       | 100               | _    | years  |       |
| n <sub>nvmcycd</sub>     | Cycling endurance                                         | 10 K     | 50 K              | _    | cycles | 2     |
|                          | FlexRAM a                                                 | s EEPROM |                   |      |        |       |
| t <sub>nvmretee100</sub> | Data retention up to 100% of write endurance              | 5        | 50                | _    | years  |       |
| t <sub>nvmretee10</sub>  | Data retention up to 10% of write endurance               | 20       | 100               | _    | years  |       |
|                          | Write endurance                                           |          |                   |      |        | 3     |
| n <sub>nvmwree16</sub>   | EEPROM backup to FlexRAM ratio = 16                       | 35 K     | 175 K             | _    | writes |       |
| n <sub>nvmwree128</sub>  | EEPROM backup to FlexRAM ratio = 128                      | 315 K    | 1.6 M             | _    | writes |       |
| n <sub>nvmwree512</sub>  | EEPROM backup to FlexRAM ratio = 512                      | 1.27 M   | 6.4 M             | _    | writes |       |
| n <sub>nymwree4k</sub>   | <ul> <li>EEPROM backup to FlexRAM ratio = 4096</li> </ul> | 10 M     | 50 M              | _    | writes |       |

Table 21. NVM reliability specifications (continued)

20 M

100 M

EEPROM backup to FlexRAM ratio = 8192

#### 6.4.1.5 Write endurance to FlexRAM for EEPROM

When the FlexNVM partition code is not set to full data flash, the EEPROM data set size can be set to any of several non-zero values.

The bytes not assigned to data flash via the FlexNVM partition code are used by the flash memory module to obtain an effective endurance increase for the EEPROM data. The built-in EEPROM record management system raises the number of program/erase cycles that can be attained prior to device wear-out by cycling the EEPROM data through a larger EEPROM NVM storage space.

While different partitions of the FlexNVM are available, the intention is that a single choice for the FlexNVM partition code and EEPROM data set size is used throughout the entire lifetime of a given application. The EEPROM endurance equation and graph shown below assume that only one configuration is ever used.

Writes\_FlexRAM = 
$$\frac{\text{EEPROM} - 2 \times \text{EEESIZE}}{\text{EEESIZE}} \times \text{Write}\_\text{efficiency} \times n_{\text{nvmcycd}}$$

#### where

n<sub>nvmwree8k</sub>

• Writes\_FlexRAM — minimum number of writes to each FlexRAM location

<sup>1.</sup> Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.

<sup>2.</sup> Cycling endurance represents number of program/erase cycles at -40°C  $\leq$  T<sub>i</sub>  $\leq$  125°C.

Write endurance represents the number of writes to each FlexRAM location at -40°C ≤Tj ≤ 125°C influenced by the cycling endurance of the FlexNVM (same value as data flash) and the allocated EEPROM backup. Minimum and typical values assume all byte-writes to FlexRAM.



- EEPROM allocated FlexNVM based on DEPART; entered with the Program Partition command
- EEESIZE allocated FlexRAM based on DEPART; entered with the Program Partition command
- Write\_efficiency
  - 0.25 for 8-bit writes to FlexRAM
  - 0.50 for 16-bit or 32-bit writes to FlexRAM
- n<sub>nvmcycd</sub> data flash cycling endurance (the following graph assumes 10,000 cycles)



Figure 8. EEPROM backup writes to FlexRAM

#### 6.4.2 EzPort Switching Specifications

Table 22. EzPort switching specifications

| Num | Description       | Min. | Max. | Unit |
|-----|-------------------|------|------|------|
|     | Operating voltage | 1.71 | 3.6  | V    |



| Table 22   | <b>EzPort switching</b> | specifications ( | (continued) |
|------------|-------------------------|------------------|-------------|
| I able ZZ. | LZF OI L SWILCHING      | Specifications ( | COILLIIGEAI |

| Num  | Description                                              | Min.                    | Max.                | Unit |
|------|----------------------------------------------------------|-------------------------|---------------------|------|
| EP1  | EZP_CK frequency of operation (all commands except READ) | _                       | f <sub>SYS</sub> /2 | MHz  |
| EP1a | EZP_CK frequency of operation (READ command)             | _                       | f <sub>SYS</sub> /8 | MHz  |
| EP2  | EZP_CS negation to next EZP_CS assertion                 | 2 x t <sub>EZP_CK</sub> | _                   | ns   |
| EP3  | EZP_CS input valid to EZP_CK high (setup)                | 5                       | _                   | ns   |
| EP4  | EZP_CK high to EZP_CS input invalid (hold)               | 5                       | _                   | ns   |
| EP5  | EZP_D input valid to EZP_CK high (setup)                 | 2                       | _                   | ns   |
| EP6  | EZP_CK high to EZP_D input invalid (hold)                | 5                       | _                   | ns   |
| EP7  | EZP_CK low to EZP_Q output valid                         | _                       | 17                  | ns   |
| EP8  | EZP_CK low to EZP_Q output invalid (hold)                | 0                       | _                   | ns   |
| EP9  | EZP_CS negation to EZP_Q tri-state                       | _                       | 12                  | ns   |



**Figure 9. EzPort Timing Diagram** 

# 6.5 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.

# 6.6 Analog



## 6.6.1 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 23 and Table 24 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.

# 6.6.1.1 16-bit ADC operating conditions Table 23. 16-bit ADC operating conditions

| Symbol            | Description                    | Conditions                                                                                         | Min.              | Typ. <sup>1</sup> | Max.              | Unit | Notes |
|-------------------|--------------------------------|----------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------------|------|-------|
| $V_{DDA}$         | Supply voltage                 | Absolute                                                                                           | 1.71              | _                 | 3.6               | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                 | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDA</sub> )                                      | -100              | 0                 | +100              | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                 | Delta to V <sub>SS</sub> (V <sub>SS</sub> -V <sub>SSA</sub> )                                      | -100              | 0                 | +100              | mV   | 2     |
| $V_{REFH}$        | ADC reference voltage high     |                                                                                                    | 1.13              | $V_{DDA}$         | $V_{DDA}$         | V    |       |
| $V_{REFL}$        | Reference voltage low          |                                                                                                    | V <sub>SSA</sub>  | V <sub>SSA</sub>  | V <sub>SSA</sub>  | V    |       |
| V <sub>ADIN</sub> | Input voltage                  |                                                                                                    | V <sub>REFL</sub> | _                 | V <sub>REFH</sub> | V    |       |
| C <sub>ADIN</sub> | Input                          | 16 bit modes                                                                                       | _                 | 8                 | 10                | pF   |       |
|                   | capacitance                    | • 8/10/12 bit modes                                                                                | _                 | 4                 | 5                 |      |       |
| R <sub>ADIN</sub> | Input resistance               |                                                                                                    | _                 | 2                 | 5                 | kΩ   |       |
| R <sub>AS</sub>   | Analog source resistance       | 12 bit modes<br>f <sub>ADCK</sub> < 4MHz                                                           | _                 | _                 | 5                 | kΩ   | 3     |
| f <sub>ADCK</sub> | ADC conversion clock frequency | ≤ bit modes                                                                                        | 1.0               | _                 | 18.0              | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion clock frequency | 16 bit modes                                                                                       | 2.0               | _                 | 12.0              | MHz  | 4     |
| C <sub>rate</sub> | ADC conversion rate            | ≤ bit modes  No ADC hardware averaging  Continuous conversions enabled, subsequent conversion time | 20.000            | _                 | 818.330           | Ksps | 5     |



| Table 23. | 16-bit ADC op | erating condit | ions (continued) |
|-----------|---------------|----------------|------------------|
|-----------|---------------|----------------|------------------|

| Symbol            | Description    | Conditions                                                          | Min.   | Typ. <sup>1</sup> | Max.    | Unit | Notes |
|-------------------|----------------|---------------------------------------------------------------------|--------|-------------------|---------|------|-------|
| C <sub>rate</sub> | ADC conversion | 16 bit modes                                                        |        |                   |         |      | 5     |
|                   | rate           | No ADC hardware averaging                                           | 37.037 | _                 | 461.467 | Ksps |       |
|                   |                | Continuous<br>conversions enabled,<br>subsequent conversion<br>time |        |                   |         |      |       |

- 1. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25°C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- 2. DC potential difference.
- 3. This resistance is external to MCU. The analog source resistance should be kept as low as possible in order to achieve the best results. The results in this datasheet were derived from a system which has <8  $\Omega$  analog source resistance. The R<sub>AS</sub>/  $C_{AS}$  time constant should be kept to <1ns.
- 4. To use the maximum ADC conversion clock frequency, the ADHSC bit should be set and the ADLPC bit should be clear.
- 5. For guidelines and examples of conversion rate calculation, download the ADC calculator tool: http://cache.freescale.com/files/soft\_dev\_tools/software/app\_software/converters/ADC\_CALCULATOR\_CNV.zip?fpsp=1



Figure 10. ADC input impedance equivalency diagram

# 6.6.1.2 16-bit ADC electrical characteristics Table 24. 16-bit ADC characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)

| Symbol               | Description    | Conditions <sup>1</sup> | Min.  | Typ. <sup>2</sup> | Max. | Unit | Notes |
|----------------------|----------------|-------------------------|-------|-------------------|------|------|-------|
| I <sub>DDA_ADC</sub> | Supply current |                         | 0.215 |                   | 1.7  | mA   | 3     |



Table 24. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| Symbol             | Description                    | Conditions <sup>1</sup>     | Min.         | Typ. <sup>2</sup> | Max.            | Unit             | Notes                   |
|--------------------|--------------------------------|-----------------------------|--------------|-------------------|-----------------|------------------|-------------------------|
|                    | ADC                            | ADLPC=1, ADHSC=0            | 1.2          | 2.4               | 3.9             | MHz              | t <sub>ADACK</sub> = 1/ |
|                    | asynchronous clock source      | ADLPC=1, ADHSC=1            | 3.0          | 4.0               | 7.3             | MHz              | f <sub>ADACK</sub>      |
| f <sub>ADACK</sub> |                                | ADLPC=0, ADHSC=0            | 2.4          | 5.2               | 6.1             | MHz              |                         |
|                    |                                | ADLPC=0, ADHSC=1            | 4.4          | 6.2               | 9.5             | MHz              |                         |
|                    | Sample Time                    | See Reference Manual chapte | r for sample | times             |                 |                  |                         |
| TUE                | Total unadjusted               | 12 bit modes                | _            | ±4                | ±6.8            | LSB <sup>4</sup> | 5                       |
|                    | error                          | <12 bit modes               | _            | ±1.4              | ±2.1            |                  |                         |
| DNL                | Differential non-<br>linearity | 12 bit modes                | _            | ±0.7              | -1.1 to<br>+1.9 | LSB <sup>4</sup> | 5                       |
|                    |                                | • <12 bit modes             | _            | ±0.2              | -0.3 to 0.5     |                  |                         |
| INL                | Integral non-<br>linearity     | 12 bit modes                | _            | ±1.0              | -2.7 to<br>+1.9 | LSB <sup>4</sup> | 5                       |
|                    |                                | • <12 bit modes             | _            | ±0.5              | -0.7 to<br>+0.5 |                  |                         |
| E <sub>FS</sub>    | Full-scale error               | 12 bit modes                | _            | -4                | -5.4            | LSB <sup>4</sup> | V <sub>ADIN</sub> =     |
|                    |                                | • <12 bit modes             | _            | -1.4              | -1.8            |                  | $V_{DDA}$               |
|                    |                                |                             |              |                   |                 |                  | 5                       |
| EQ                 | Quantization error             | 16 bit modes                | _            | -1 to 0           | _               | LSB <sup>4</sup> |                         |
|                    | enoi                           | bit modes                   | _            | _                 | ±0.5            |                  |                         |
| ENOB               | Effective number               | 16 bit differential mode    |              |                   |                 |                  | 6                       |
|                    | of bits                        | • Avg=32                    | 12.8         | 14.5              | _               | bits             |                         |
|                    |                                | • Avg=4                     | 11.9         | 13.8              | _               | bits             |                         |
|                    |                                | 16 bit single-ended mode    |              |                   |                 |                  |                         |
|                    |                                | • Avg=32                    | 12.2         | 13.9              |                 | bits             |                         |
|                    |                                | • Avg=4                     | 11.4         | 13.9              |                 | bits             |                         |
|                    | Signal-to-noise                | See ENOB                    |              |                   |                 |                  |                         |
| SINAD              | plus distortion                |                             | 6.02         | 2 × ENOB +        | dB              |                  |                         |
| THD                | Total harmonic                 | 16 bit differential mode    |              |                   |                 |                  | 7                       |
|                    | distortion                     | • Avg=32                    | _            | -94               | -               | dB               |                         |
|                    |                                | 16 bit single-ended mode    | _            | -85               |                 | dB               |                         |
|                    |                                | • Avg=32                    |              |                   |                 | ~_               |                         |



# Table 24. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

| Symbol              | Description                    | Conditions <sup>1</sup>                                                | Min.     | Typ. <sup>2</sup>                 | Max. | Unit     | Notes                                                                                        |
|---------------------|--------------------------------|------------------------------------------------------------------------|----------|-----------------------------------|------|----------|----------------------------------------------------------------------------------------------|
| SFDR                | Spurious free<br>dynamic range | 16 bit differential mode  • Avg=32  16 bit single-ended mode  • Avg=32 | 82<br>78 | 95<br>90                          | -    | dB<br>dB | 7                                                                                            |
| E <sub>IL</sub>     | Input leakage<br>error         |                                                                        |          | I <sub>In</sub> × R <sub>AS</sub> |      | mV       | I <sub>In</sub> = leakage current (refer to the MCU's voltage and current operating ratings) |
|                     | Temp sensor slope              | -40°C to 105°C                                                         | _        | 1.715                             | _    | mV/°C    |                                                                                              |
| V <sub>TEMP25</sub> | Temp sensor voltage            | 25°C                                                                   | _        | 719                               | _    | mV       |                                                                                              |

- 1. All accuracy numbers assume the ADC is calibrated with  $V_{REFH} = V_{DDA}$
- 2. Typical values assume  $V_{DDA} = 3.0 \text{ V}$ , Temp = 25°C,  $f_{ADCK} = 2.0 \text{ MHz}$  unless otherwise stated. Typical values are for reference only and are not tested in production.
- The ADC supply current depends on the ADC conversion clock speed, conversion rate and the ADLPC bit (low power).For lowest power operation the ADLPC bit should be set, the HSC bit should be clear with 1MHz ADC conversion clock speed.
- 4.  $1 LSB = (V_{REFH} V_{REFL})/2^{N}$
- 5. ADC conversion clock <16MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock <12MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock <12MHz.



# Typical ADC 16-bit Differential ENOB vs ADC Clock 100Hz, 90% FS Sine Input



Figure 11. Typical ENOB vs. ADC\_CLK for 16-bit differential mode

### Typical ADC 16-bit Single-Ended ENOB vs ADC Clock 100Hz, 90% FS Sine Input



Figure 12. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode



# 6.6.2 CMP and 6-bit DAC electrical specifications

### Table 25. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                         | Min.                  | Тур. | Max.            | Unit             |
|--------------------|-----------------------------------------------------|-----------------------|------|-----------------|------------------|
| $V_{DD}$           | Supply voltage                                      | 1.71                  | _    | 3.6             | V                |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)     | _                     | _    | 200             | μΑ               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)      | _                     | _    | 20              | μΑ               |
| V <sub>AIN</sub>   | Analog input voltage                                | V <sub>SS</sub> - 0.3 | _    | V <sub>DD</sub> | V                |
| V <sub>AIO</sub>   | Analog input offset voltage                         | _                     | _    | 20              | mV               |
| $V_{H}$            | Analog comparator hysteresis <sup>1</sup>           |                       |      |                 |                  |
|                    | • CR0[HYSTCTR] = 00                                 | _                     | 5    | _               | mV               |
|                    | • CR0[HYSTCTR] = 01                                 | _                     | 10   | _               | mV               |
|                    | • CR0[HYSTCTR] = 10                                 | _                     | 20   | _               | mV               |
|                    | • CR0[HYSTCTR] = 11                                 | _                     | 30   | _               | mV               |
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> – 0.5 | _    | _               | V                |
| V <sub>CMPOI</sub> | Output low                                          | _                     | _    | 0.5             | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200             | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600             | ns               |
|                    | Analog comparator initialization delay <sup>2</sup> | _                     | _    | 40              | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                   | _                     | 7    | _               | μΑ               |
| INL                | 6-bit DAC integral non-linearity                    | -0.5                  | _    | 0.5             | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                | -0.3                  | _    | 0.3             | LSB              |

<sup>1.</sup> Typical hysteresis is measured with input voltage range limited to 0.6 to  $V_{DD}$ -0.6V.

<sup>2.</sup> Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.

<sup>3.</sup>  $1 LSB = V_{reference}/64$ 





Figure 13. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=0)





Figure 14. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=1)

### 6.7 Timers

See General switching specifications.

## 6.8 Communication interfaces

## 6.8.1 USB electrical specifications

The USB electricals for the USB On-the-Go module conform to the standards documented by the Universal Serial Bus Implementers Forum. For the most up-to-date standards, visit http://www.usb.org.



## 6.8.2 USB DCD electrical specifications

### Table 26. USB DCD electrical specifications

| Symbol               | Description                                        | Min.  | Тур. | Max. | Unit |
|----------------------|----------------------------------------------------|-------|------|------|------|
| V <sub>DP_SRC</sub>  | USB_DP source voltage (up to 250 μA)               | 0.5   | _    | 0.7  | V    |
| V <sub>LGC</sub>     | Threshold voltage for logic high                   | 0.8   | _    | 2.0  | V    |
| I <sub>DP_SRC</sub>  | USB_DP source current                              | 7     | 10   | 13   | μΑ   |
| I <sub>DM_SINK</sub> | USB_DM sink current                                | 50    | 100  | 150  | μΑ   |
| R <sub>DM_DWN</sub>  | D- pulldown resistance for data pin contact detect | 14.25 | _    | 24.8 | kΩ   |
| V <sub>DAT_REF</sub> | Data detect voltage                                | 0.25  | 0.33 | 0.4  | V    |

# 6.8.3 USB VREG electrical specifications

### Table 27. USB VREG electrical specifications

| Symbol                | Description                                                                                                         | Min.   | Typ. <sup>1</sup> | Max. | Unit     | Notes |
|-----------------------|---------------------------------------------------------------------------------------------------------------------|--------|-------------------|------|----------|-------|
| VREGIN                | Input supply voltage                                                                                                | 2.7    | _                 | 5.5  | V        |       |
| I <sub>DDon</sub>     | Quiescent current — Run mode, load current equal zero, input supply (VREGIN) > 3.6 V                                | _      | 120               | 186  | μA       |       |
| I <sub>DDstby</sub>   | Quiescent current — Standby mode, load current equal zero                                                           | _      | 1.1               | 1.54 | μА       |       |
| I <sub>DDoff</sub>    | Quiescent current — Shutdown mode  • VREGIN = 5.0 V and temperature=25C  • Across operating voltage and temperature | _<br>_ | 650<br>—          | 4    | nA<br>μA |       |
| I <sub>LOADrun</sub>  | Maximum load current — Run mode                                                                                     | _      | _                 | 120  | mA       |       |
| I <sub>LOADstby</sub> | Maximum load current — Standby mode                                                                                 | _      | _                 | 1    | mA       |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply (VREGIN) > 3.6 V                                                            |        |                   |      |          |       |
|                       | Run mode                                                                                                            | 3      | 3.3               | 3.6  | V        |       |
|                       | Standby mode                                                                                                        | 2.1    | 2.8               | 3.6  | V        |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply (VREGIN) < 3.6 V, pass-through mode                                         | 2.1    | _                 | 3.6  | V        | 2     |
| C <sub>OUT</sub>      | External output capacitor                                                                                           | 1.76   | 2.2               | 8.16 | μF       |       |
| ESR                   | External output capacitor equivalent series resistance                                                              | 1      | _                 | 100  | mΩ       |       |
| I <sub>LIM</sub>      | Short circuit current                                                                                               | _      | 290               | _    | mA       |       |

<sup>1.</sup> Typical values assume VREGIN = 5.0 V, Temp = 25 °C unless otherwise stated.

<sup>2.</sup> Operating in pass-through mode: regulator output voltage equal to the input voltage minus a drop proportional to I<sub>Load</sub>.



## 6.8.4 DSPI switching specifications (limited voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provide DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Num | Description                         | Min.                      | Max.                      | Unit | Notes |
|-----|-------------------------------------|---------------------------|---------------------------|------|-------|
|     | Operating voltage                   | 2.7                       | 3.6                       | V    |       |
|     | Frequency of operation              | _                         | 25                        | MHz  |       |
| DS1 | DSPI_SCK output cycle time          | 2 x t <sub>BUS</sub>      | _                         | ns   |       |
| DS2 | DSPI_SCK output high/low time       | (t <sub>SCK</sub> /2) - 2 | (t <sub>SCK</sub> /2) + 2 | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay   | (t <sub>BUS</sub> x 2) –  | _                         | ns   | 1     |
| DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –  | _                         | ns   | 2     |
| DS5 | DSPI_SCK to DSPI_SOUT valid         | _                         | 8                         | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid       | 0                         | _                         | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup    | 14                        |                           | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold     | 0                         | _                         | ns   |       |

Table 28. Master mode DSPI timing (limited voltage range)

<sup>2.</sup> The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].



Figure 15. DSPI classic SPI timing — master mode

Table 29. Slave mode DSPI timing (limited voltage range)

| Num | Description            | Min. | Max. | Unit |
|-----|------------------------|------|------|------|
|     | Operating voltage      | 2.7  | 3.6  | V    |
|     | Frequency of operation |      | 12.5 | MHz  |

<sup>1.</sup> The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].



Table 29. Slave mode DSPI timing (limited voltage range) (continued)

| Num  | Description                              | Min.                      | Max.                      | Unit |
|------|------------------------------------------|---------------------------|---------------------------|------|
| DS9  | DSPI_SCK input cycle time                | 4 x t <sub>BUS</sub>      | _                         | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | _                         | 20                        | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                         | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         | _                         | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | _                         | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | _                         | 14                        | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | _                         | 14                        | ns   |



Figure 16. DSPI classic SPI timing — slave mode

## 6.8.5 DSPI switching specifications (full voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

Table 30. Master mode DSPI timing (full voltage range)

| Num | Description                   | Min.                      | Max.                     | Unit | Notes |
|-----|-------------------------------|---------------------------|--------------------------|------|-------|
|     | Operating voltage             | 1.71                      | 3.6                      | V    | 1     |
|     | Frequency of operation        | _                         | 12.5                     | MHz  |       |
| DS1 | DSPI_SCK output cycle time    | 4 x t <sub>BUS</sub>      | _                        | ns   |       |
| DS2 | DSPI_SCK output high/low time | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns   |       |



| Table 30   | Master mode   | DSPI timing  | (full voltage | range)   | (continued)                       |
|------------|---------------|--------------|---------------|----------|-----------------------------------|
| I able 50. | Mastel IIIOue | DOF! UIIIIII | tiuli vollaye | I allue) | COIILIIIU <del>C</del> U <i>I</i> |

| Num | Description                         | Min.                     | Max. | Unit | Notes |
|-----|-------------------------------------|--------------------------|------|------|-------|
| DS3 | DSPI_PCSn valid to DSPI_SCK delay   | (t <sub>BUS</sub> x 2) – | _    | ns   | 2     |
| DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) – | _    | ns   | 3     |
| DS5 | DSPI_SCK to DSPI_SOUT valid         | _                        | 8.5  | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid       | -1.2                     | _    | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup    | 19.1                     | _    | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold     | 0                        | _    | ns   |       |

- 1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced.
- 2. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].
- 3. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].



Figure 17. DSPI classic SPI timing — master mode

Table 31. Slave mode DSPI timing (full voltage range)

| Num  | Description                              | Min.                      | Max.                     | Unit |
|------|------------------------------------------|---------------------------|--------------------------|------|
|      | Operating voltage                        | 1.71                      | 3.6                      | V    |
|      | Frequency of operation                   | _                         | 6.25                     | MHz  |
| DS9  | DSPI_SCK input cycle time                | 8 x t <sub>BUS</sub>      | _                        | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | _                         | 24                       | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                        | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 3.2                       | _                        | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | _                        | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | _                         | 19                       | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | _                         | 19                       | ns   |





Figure 18. DSPI classic SPI timing — slave mode

## 6.8.6 I<sup>2</sup>C switching specifications

See General switching specifications.

## 6.8.7 UART switching specifications

See General switching specifications.

## 6.8.8 I2S/SAI Switching Specifications

This section provides the AC timing for the I2S/SAI module in master mode (clocks are driven) and slave mode (clocks are input). All timing is given for noninverted serial clock polarity (TCR2[BCP] is 0, RCR2[BCP] is 0) and a noninverted frame sync (TCR4[FSP] is 0, RCR4[FSP] is 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the bit clock signal (BCLK) and/or the frame sync (FS) signal shown in the following figures.



# 6.8.8.1 Normal Run, Wait and Stop mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in Normal Run, Wait and Stop modes.

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 40   | _    | ns          |
| S2   | I2S_MCLK pulse width high/low                                     | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 80   | _    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | _    | 15   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | _    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | _    | 15   | ns          |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    | 0    | _    | ns          |
| S9   | I2S_RXD/I2S_RX_FS input setup before I2S_RX_BCLK                  | 25   | _    | ns          |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | _    | ns          |

Table 32. I2S/SAI master mode timing



Figure 19. I2S/SAI timing — master modes

Table 33. I2S/SAI slave mode timing

| Num. | Characteristic                                                 | Min. | Max. | Unit        |
|------|----------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                              | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                     | 80   | _    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)           | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before I2S_TX_BCLK/I2S_RX_BCLK | 10   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after I2S_TX_BCLK/I2S_RX_BCLK   | 2    | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                  | _    | 29   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                | 0    | _    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                               | 10   | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                 | 2    | _    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid1             | _    | 21   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



Figure 20. I2S/SAI timing — slave modes

# 6.8.8.2 VLPR, VLPW, and VLPS mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in VLPR, VLPW, and VLPS modes.



Table 34. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 62.5 | _    | ns          |
| S2   | I2S_MCLK pulse width high/low                                     | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 250  | _    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | _    | 45   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | _    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | _    | 45   | ns          |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    | 0    | _    | ns          |
| S9   | I2S_RXD/I2S_RX_FS input setup before I2S_RX_BCLK                  | 45   | _    | ns          |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | _    | ns          |



Figure 21. I2S/SAI timing — master modes

Table 35. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                             | Min. | Max. | Unit |
|------|--------------------------------------------|------|------|------|
|      | Operating voltage                          | 1.71 | 3.6  | V    |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input) | 250  | _    | ns   |



Table 35. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range) (continued)

| Num. | Characteristic                                                 | Min. | Max. | Unit        |
|------|----------------------------------------------------------------|------|------|-------------|
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)           | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before I2S_TX_BCLK/I2S_RX_BCLK | 30   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after I2S_TX_BCLK/I2S_RX_BCLK   | 3    | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                  | _    | 63   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                | 0    | _    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                               | 30   | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                 | 2    | -    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup> | _    | 72   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



Figure 22. I2S/SAI timing — slave modes

# 6.9 Human-machine interfaces (HMI)

## 6.9.1 TSI electrical specifications

Table 36. TSI electrical specifications

| Symbol             | Description                        | Min. | Тур. | Max. | Unit | Notes |
|--------------------|------------------------------------|------|------|------|------|-------|
| V <sub>DDTSI</sub> | Operating voltage                  | 1.71 | _    | 3.6  | V    |       |
| C <sub>ELE</sub>   | Target electrode capacitance range | 1    | 20   | 500  | pF   | 1     |



### Table 36. TSI electrical specifications (continued)

| Symbol               | Description                                                                   | Min.  | Тур.   | Max.  | Unit     | Notes |
|----------------------|-------------------------------------------------------------------------------|-------|--------|-------|----------|-------|
| f <sub>REFmax</sub>  | Reference oscillator frequency                                                | _     | 8      | 15    | MHz      | 2, 3  |
| f <sub>ELEmax</sub>  | Electrode oscillator frequency                                                | _     | 1      | 1.8   | MHz      | 2, 4  |
| C <sub>REF</sub>     | Internal reference capacitor                                                  | _     | 1      | _     | pF       |       |
| V <sub>DELTA</sub>   | Oscillator delta voltage                                                      | _     | 500    | _     | mV       | 2, 5  |
| I <sub>REF</sub>     | Reference oscillator current source base current • 2 µA setting (REFCHRG = 0) |       | 2      | 3     | μΑ       | 2, 6  |
|                      | • 32 μA setting (REFCHRG = 15)                                                | _     | 36     | 50    |          |       |
| I <sub>ELE</sub>     | Electrode oscillator current source base current • 2 µA setting (EXTCHRG = 0) | _     | 2      | 3     | μΑ       | 2, 7  |
|                      | • 32 μA setting (EXTCHRG = 15)                                                | _     | 36     | 50    |          |       |
| Pres5                | Electrode capacitance measurement precision                                   | _     | 8.3333 | 38400 | fF/count | 8     |
| Pres20               | Electrode capacitance measurement precision                                   | _     | 8.3333 | 38400 | fF/count | 9     |
| Pres100              | Electrode capacitance measurement precision                                   | _     | 8.3333 | 38400 | fF/count | 10    |
| MaxSens              | Maximum sensitivity                                                           | 0.008 | 1.46   | _     | fF/count | 11    |
| Res                  | Resolution                                                                    | _     | _      | 16    | bits     |       |
| T <sub>Con20</sub>   | Response time @ 20 pF                                                         | 8     | 15     | 25    | μs       | 12    |
| I <sub>TSI_RUN</sub> | Current added in run mode                                                     | _     | 55     | _     | μΑ       |       |
| I <sub>TSI_LP</sub>  | Low power mode current adder                                                  | _     | 1.3    | 2.5   | μΑ       | 13    |

- 1. The TSI module is functional with capacitance values outside this range. However, optimal performance is not guaranteed.
- 2. Fixed external capacitance of 20 pF.
- 3. REFCHRG = 2, EXTCHRG=0.
- 4. REFCHRG = 0, EXTCHRG = 10.
- 5.  $V_{DD} = 3.0 \text{ V}.$
- 6. The programmable current source value is generated by multiplying the SCANC[REFCHRG] value and the base current.
- 7. The programmable current source value is generated by multiplying the SCANC[EXTCHRG] value and the base current.
- 8. Measured with a 5 pF electrode, reference oscillator frequency of 10 MHz, PS = 128, NSCN = 8; lext = 16.
- 9. Measured with a 20 pF electrode, reference oscillator frequency of 10 MHz, PS = 128, NSCN = 2; lext = 16.
- 10. Measured with a 20 pF electrode, reference oscillator frequency of 10 MHz, PS = 16, NSCN = 3; lext = 16.
- 11. Sensitivity defines the minimum capacitance change when a single count from the TSI module changes. Sensitivity depends on the configuration used. The documented values are provided as examples calculated for a specific configuration of operating conditions using the following equation: (C<sub>ref</sub> \* I<sub>ext</sub>)/( I<sub>ref</sub> \* PS \* NSCN)

The typical value is calculated with the following configuration:

$$I_{ext} = 6 \mu A$$
 (EXTCHRG = 2), PS = 128, NSCN = 2,  $I_{ref} = 16 \mu A$  (REFCHRG = 7),  $C_{ref} = 1.0 pF$ 

The minimum value is calculated with the following configuration:

$$I_{ext} = 2 \mu A$$
 (EXTCHRG = 0), PS = 128, NSCN = 32,  $I_{ref} = 32 \mu A$  (REFCHRG = 15),  $C_{ref} = 0.5 pF$ 

The highest possible sensitivity is the minimum value because it represents the smallest possible capacitance that can be measured by a single count.

- 12. Time to do one complete measurement of the electrode. Sensitivity resolution of 0.0133 pF, PS = 0, NSCN = 0, 1 electrode, EXTCHRG = 7.
- 13. REFCHRG=0, EXTCHRG=4, PS=7, NSCN=0F, LPSCNITV=F, LPO is selected (1 kHz), and fixed external capacitance of 20 pF. Data is captured with an average of 7 periods window.



### 7 Dimensions

# 7.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to <a href="http://www.freescale.com">http://www.freescale.com</a> and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |  |  |  |  |
|------------------------------------------|-------------------------------|--|--|--|--|
| 32-pin QFN                               | 98ARE10566D                   |  |  |  |  |

## 8 Pinout

# 8.1 K20 Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

| 32<br>QFN | Pin Name | Default                           | ALT0     | ALT1 | ALT2                            | ALT3     | ALT4 | ALT5 | ALT6 | ALT7                  | EzPort  |
|-----------|----------|-----------------------------------|----------|------|---------------------------------|----------|------|------|------|-----------------------|---------|
| 1         | VDD      | VDD                               | VDD      |      |                                 |          |      |      |      |                       |         |
| 2         | VSS      | VSS                               | VSS      |      |                                 |          |      |      |      |                       |         |
| 3         | USB0_DP  | USB0_DP                           | USB0_DP  |      |                                 |          |      |      |      |                       |         |
| 4         | USB0_DM  | USB0_DM                           | USB0_DM  |      |                                 |          |      |      |      |                       |         |
| 5         | VOUT33   | VOUT33                            | VOUT33   |      |                                 |          |      |      |      |                       |         |
| 6         | VREGIN   | VREGIN                            | VREGIN   |      |                                 |          |      |      |      |                       |         |
| 7         | VDDA     | VDDA                              | VDDA     |      |                                 |          |      |      |      |                       |         |
| 8         | VSSA     | VSSA                              | VSSA     |      |                                 |          |      |      |      |                       |         |
| 9         | XTAL32   | XTAL32                            | XTAL32   |      |                                 |          |      |      |      |                       |         |
| 10        | EXTAL32  | EXTAL32                           | EXTAL32  |      |                                 |          |      |      |      |                       |         |
| 11        | VBAT     | VBAT                              | VBAT     |      |                                 |          |      |      |      |                       |         |
| 12        | PTA0     | JTAG_TCLK/<br>SWD_CLK/<br>EZP_CLK | TSI0_CH1 | PTA0 | UARTO_CTS_<br>b/<br>UARTO_COL_b | FTM0_CH5 |      |      |      | JTAG_TCLK/<br>SWD_CLK | EZP_CLK |
| 13        | PTA1     | JTAG_TDI/<br>EZP_DI               | TSI0_CH2 | PTA1 | UARTO_RX                        | FTM0_CH6 |      |      |      | JTAG_TDI              | EZP_DI  |



| 32<br>QFN | Pin Name          | Default                              | ALT0                                 | ALT1              | ALT2        | ALT3                            | ALT4         | ALT5 | ALT6            | ALT7                   | EzPort   |
|-----------|-------------------|--------------------------------------|--------------------------------------|-------------------|-------------|---------------------------------|--------------|------|-----------------|------------------------|----------|
| 14        | PTA2              | JTAG_TDO/<br>TRACE_SWO/<br>EZP_DO    | TSI0_CH3                             | PTA2              | UARTO_TX    | FTM0_CH7                        |              |      |                 | JTAG_TDO/<br>TRACE_SWO | EZP_DO   |
| 15        | PTA3              | JTAG_TMS/<br>SWD_DIO                 | TSI0_CH4                             | PTA3              | UARTO_RTS_b | FTM0_CH0                        |              |      |                 | JTAG_TMS/<br>SWD_DIO   |          |
| 16        | PTA4/<br>LLWU_P3  | NMI_b/<br>EZP_CS_b                   | TSI0_CH5                             | PTA4/<br>LLWU_P3  |             | FTM0_CH1                        |              |      |                 | NMI_b                  | EZP_CS_b |
| 17        | PTA18             | EXTAL0                               | EXTAL0                               | PTA18             |             | FTM0_FLT2                       | FTM_CLKIN0   |      |                 |                        |          |
| 18        | PTA19             | XTAL0                                | XTAL0                                | PTA19             |             | FTM1_FLT0                       | FTM_CLKIN1   |      | LPTMR0_ALT1     |                        |          |
| 19        | RESET_b           | RESET_b                              | RESET_b                              |                   |             |                                 |              |      |                 |                        |          |
| 20        | PTB0/<br>LLWU_P5  | ADC0_SE8/<br>TSI0_CH0                | ADC0_SE8/<br>TSI0_CH0                | PTB0/<br>LLWU_P5  | I2CO_SCL    | FTM1_CH0                        |              |      | FTM1_QD_<br>PHA |                        |          |
| 21        | PTB1              | ADC0_SE9/<br>TSI0_CH6                | ADC0_SE9/<br>TSI0_CH6                | PTB1              | I2CO_SDA    | FTM1_CH1                        |              |      | FTM1_QD_<br>PHB |                        |          |
| 22        | PTC1/<br>LLWU_P6  | ADC0_SE15/<br>TSI0_CH14              | ADC0_SE15/<br>TSI0_CH14              | PTC1/<br>LLWU_P6  | SPI0_PCS3   | UART1_RTS_b                     | FTM0_CH0     |      | 12S0_TXD0       |                        |          |
| 23        | PTC2              | ADC0_SE4b/<br>CMP1_IN0/<br>TSI0_CH15 | ADC0_SE4b/<br>CMP1_IN0/<br>TSI0_CH15 | PTC2              | SPI0_PCS2   | UART1_CTS_b                     | FTM0_CH1     |      | I2S0_TX_FS      |                        |          |
| 24        | PTC3/<br>LLWU_P7  | CMP1_IN1                             | CMP1_IN1                             | PTC3/<br>LLWU_P7  | SPI0_PCS1   | UART1_RX                        | FTM0_CH2     |      | I2SO_TX_BCLK    |                        |          |
| 25        | PTC4/<br>LLWU_P8  | DISABLED                             |                                      | PTC4/<br>LLWU_P8  | SPI0_PCS0   | UART1_TX                        | FTM0_CH3     |      | CMP1_OUT        |                        |          |
| 26        | PTC5/<br>LLWU_P9  | DISABLED                             |                                      | PTC5/<br>LLWU_P9  | SPI0_SCK    | LPTMR0_ALT2                     | I2S0_RXD0    |      | CMP0_OUT        |                        |          |
| 27        | PTC6/<br>LLWU_P10 | CMP0_IN0                             | CMP0_IN0                             | PTC6/<br>LLWU_P10 | SPI0_SOUT   | PDB0_EXTRG                      | I2S0_RX_BCLK |      | I2S0_MCLK       |                        |          |
| 28        | PTC7              | CMP0_IN1                             | CMP0_IN1                             | PTC7              | SPI0_SIN    | USB_SOF_<br>OUT                 | I2S0_RX_FS   |      |                 |                        |          |
| 29        | PTD4/<br>LLWU_P14 | DISABLED                             |                                      | PTD4/<br>LLWU_P14 | SPI0_PCS1   | UARTO_RTS_b                     | FTM0_CH4     |      | EWM_IN          |                        |          |
| 30        | PTD5              | ADC0_SE6b                            | ADC0_SE6b                            | PTD5              | SPI0_PCS2   | UARTO_CTS_<br>b/<br>UARTO_COL_b | FTM0_CH5     |      | EWM_OUT_b       |                        |          |
| 31        | PTD6/<br>LLWU_P15 | ADC0_SE7b                            | ADC0_SE7b                            | PTD6/<br>LLWU_P15 | SPI0_PCS3   | UARTO_RX                        | FTM0_CH6     |      | FTM0_FLT0       |                        |          |
| 32        | PTD7              | DISABLED                             |                                      | PTD7              | CMT_IRO     | UART0_TX                        | FTM0_CH7     |      | FTM0_FLT1       |                        |          |

## 8.2 K20 Pinouts

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.





Figure 23. K20 32 QFN Pinout Diagram

# 9 Revision History

The following table provides a revision history for this document.

**Table 37. Revision History** 

| Rev. No. | Date   | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 2/2012 | Initial public release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 3        | 4/2012 | <ul> <li>Replaced TBDs throughout.</li> <li>Updated "Power mode transition operating behaviors" table.</li> <li>Updated "Power consumption operating behaviors" table.</li> <li>For "Diagram: Typical IDD_RUN operating behavior" section, added "VLPR mode supply current vs. core frequency" figure.</li> <li>Updated "EMC radiated emissions operating behaviors" section.</li> <li>Updated "Thermal operating requirements" section.</li> <li>Updated "MCG specifications" table.</li> <li>Updated "VREF full-range operating behaviors" table.</li> <li>Updated "I2S/SAI Switching Specifications" section.</li> <li>Updated "TSI electrical specifications" table.</li> </ul> |



# Table 37. Revision History (continued)

| Rev. No. | Date   | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4        | 5/2012 | <ul> <li>For the "32kHz oscillator frequency specifications", added specifications for an externally driven clock.</li> <li>Renamed section "Flash current and power specifications" to section "Flash high voltage current behaviors" and improved the specifications.</li> <li>For the "VREF full-range operating behaviors" table, removed the Ac (aging coefficient) specification.</li> <li>Corrected the following DSPI switching specifications: tightened DS5, DS6, and DS7; relaxed DS11 and DS13.</li> <li>For the "TSI electrical specifications", changed and clarified the example calculations for the MaxSens specification.</li> </ul> |



#### How to Reach Us:

#### **Home Page:**

www.freescale.com

#### Web Support:

http://www.freescale.com/support

### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
+1-800-521-6274 or +1-480-768-2130
www.freescale.com/support

### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH
Technical Information Center
Schatzbogen 7
81829 Muenchen, Germany
+44 1296 380 456 (English)
+46 8 52200080 (English)
+49 89 92103 559 (German)
+33 1 69 35 48 48 (French)
www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

### Asia/Pacific:

Freescale Semiconductor China Ltd.
Exchange Building 23F
No. 118 Jianguo Road
Chaoyang District
Beijing 100022
China
+86 10 5879 8000
support.asia@freescale.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-complaint and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>TM</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2011-2012 Freescale Semiconductor, Inc.



Document Number: K20P32M50SF0

Rev. 4 5/2012



# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## NXP:

MK20DN32VFM5 MK20DX32VFM5 MK20DX64VFM5 MK20DX128VFM5 MK20DN128VFM5 MK20DN64VFM5