# System Verilog 101

Presenter: Hai Cao Xuan

Computer Architecture 203B3





# objectives

- Understand basics of SystemVerilog
- Understand how to model combinational logic
- Understand how to use always\_comb and always\_ff
- Undrestand the difference between blocking and non-blocking assignments
- Understand how to analyze FSMs
- Understand how to model basic components: Counter, Regfile, RAM
- Apply the coding guideline when coding

# Gate-level Combinational Modeling

**Module** is the basic building block in SystemVerilog.

#### Every module usually defines:

- Input ports → Input signals of the circuit
- Output ports → Output signals of the circuit
- Concurrent statements → Logic of the circuit

## Exercise 1a. 2-1 Multiplexer





# Netlist

# Yosys

To view the schematic of your design, create a \*.ys file, then run:

```
$ yosys file.ys
$ netlistsvg -o file.svg file.json
```

An \*.svg will be in the folder, you could open it using your browser.

```
$ brave file.svg
```

#### Logic data type

Use logic instead of wire and reg: 0, 1, x, z

#### **Vectors**

Signals can be declared as vectors using [N:0] notation.

For example:

- an 8-bit vector → logic [7:0]
- an N-bit vector → logic [N-1:0]

Access the ith bit with [i], or a bit slice from jth to ith with [i:j]

#### **Module instantiations**

Reusing other modules in a "big" module is frequent.

 $\rightarrow$  See the example to know how to use this.

#### Exercise 1b. 4-1 Multiplexer





#### Guideline

#### $\rightarrow Naming$

Declarations lower\_snake\_case

Instance names lower\_snake\_case

Signals (nets or ports) lower\_snake\_case

#### $\rightarrow$ Suffixes for signal names

Input signal\_i

Output signal\_o

Inout signal\_io

Active low signal\_n

Active high (if active low is present) **signal\_p** 

? Input active low signal\_ni

## literals

Binary  $\rightarrow$  b: 0, 1

Decimal  $\rightarrow$  d: 0, 1, 2, 3, 4, 5, 6, 7, 8, 9

Hexadecimal → h: 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, A, B, C, D, E, F

A literal may contain x or z.

A literal could be signed or unsigned, using "s"

## literals

```
16'd8 → Decimal → Unsigned → 16 bits
16'sd9 → Decimal → Signed → 16 bits
4'b1011 → Binary → Unsigned → 4 bits
10'h2FA → Hexadecimal → Unsigned → 10 bits
12'b0110_0010_1101 → Use underscores for more readable
'0 → depend on the width of signal → N'b00...00
'1 → depend on the width of signal → N'b11...11
```

# **RT-level Combinational Modeling**

assign binds an expression (right-hand) to a signal (left-hand).

```
assign [signal] = [expression]
and (c_0, a_i, b_i) \rightarrow assign c_0 = a_i \& b_i
```

Continuous assignments are continuous, so these two are equal:

```
logic [2:0] a;
logic [2:0] a;
logic b;
logic b;
logic tmp;
assign tmp = a[0] | a[1];
assign b = tmp ^ a[2];
assign tmp = a[0] | a[1];
```

#### **Bitwise operators**

```
assign c[0] = a[0] | b[0]; \rightarrow assign c = a | b;
assign c[1] = a[1] | b[1];
and \rightarrow &, or \rightarrow |, xor \rightarrow ^, not \rightarrow ~
```

#### **Reduction operators**

```
assign b = a[0] & a[1] & a[2]; \rightarrow assign b = &a;
and \rightarrow &, or \rightarrow |, xor \rightarrow ^, nand \rightarrow ~&, nor \rightarrow ~|, xnor \rightarrow ~^
```

#### **Logical operators**

Only produce true or false (1 bit) → Should use for scalar values/signals (true/false)

```
and \rightarrow &&, or \rightarrow ||, not \rightarrow !
```

#### **Shift operators**

```
left logical → <<, right logical → >>, right arithmetic → >>>
```

#### **Arithmetic operators**

```
add \rightarrow +, subtract \rightarrow -, multiply \rightarrow *, divide \rightarrow /, modulus \rightarrow %, power \rightarrow **
```

#### **Conditional operator**

```
mux mux (a_i, b_i, sel_i, c_o) → assign c_o = sel_i ? b_i : a_i;
condition ? result_if_true : result_if_false
```

#### **Comparison operators**

```
equal \rightarrow ==, less than \rightarrow <, less than or equal \rightarrow <= not equal \rightarrow !=, greater than \rightarrow >, greater than or equal \rightarrow >=
```

#### **Concatenate and replicate operators**

```
    {a,b} concatenate vector a with vector b
    {n{a,b}} concatenate vector a with vector b and replicate the result n times
    → {n{a},b}
    replicate vector a n times and concatenate with vector b
```

# parameter and localparam

```
parameter
              the constant could be modified when instantiating
localparam the constant is "local" to the module
module module_name #(
 parameter UpperCamelCase = ...,
 parameter AnotherUpperCamelCase = ...
);
  localparam ALL_CAPS = ...;
  localparam ANOTHER_ALL_CAPS = ...;
endmodule : module_name
```

# Guideline

#### $\rightarrow Naming$

True Constants (localparam) ALL\_CAPS

Exercise 1c. 2-1 Multiplexer N-bit (configurable)



# generate

generate helps create replicated structure.

```
generate
    genvar [index_variables];
    for ([initial]; [condition]; [inc/dec]) begin [: optional_label]
      [...concurrent_statements...]
    end
  endgenerate
assign c[0] = a[0] \mid b[0]; \rightarrow
                                     generate
assign c[1] = a[1] | b[1];
                                       genvar i;
                                       for (i = 0; i < N; i++) begin : gen or
. . .
assign c[N] = a[N] \mid b[n];
                                         assign c[i] = a[i] | b[i];
                                       end
                                     endgenerate
```

# always\_comb

end

```
always_comb helps create combinational logics conveniently.
It is highly recommended than always \mathbb{Q}(*)
  always_comb begin [: optional_label]
    [optional_local_variable_declarations]
    [...procedural_statements...]
  end
This coding style is preferred.
logic [N-1:0] a;
always_comb begin : proc_example
   a = '0; // default value
   if (sel)
       a = b + c;
```

# always\_comb - blocking assignments

The value of the expression is evaluated and assigned to the variable/signal immediately

→ Next procedural statements will use that variable → Blocking
[variable\_name] = [expression]; // blocking assignment

Should be used for always\_comb only, aka combinational logic.

```
Compare these two
initial x = 0;
always_comb begin
  x <= 2;
  y <= x + 1;
end
```

```
initial x = 0;
always_comb begin
  y <= x + 1;
  x <= 2;
end</pre>
```

# always\_comb - if statements

```
if ([boolean]) begin
    [...procedural_statements...]
end else begin
    [...procedural_statements...]
end

if ([boolean]) begin
    [...procedural_statements...]
end
```

Remember always assign default values to signals/variables, especially when just one "if" is used.

# always\_comb - case statements

```
case [expression]
    [item]: begin
        [procedural_statements]
    end
    [item]: begin
        [procedural_statements]
    end
    ...
    default: begin
        [procedural_statements]
    end
end
end
```

Remember always assign default values to signals/variables, All cases should be considered.

# **Modeling Sequential Circuits**

# always

always uses a sensitivity list to perform value changes.

```
always @([sensitivity_lists]) begin [: optional_label]
  [optional_local_variable_declarations]
  [...procedural_statements...]
end
```

For example, sum will change if a or b change their values.

```
always @(a, b) begin : proc_example
  sum = a + b;
end
```

The sensitivity list uses the **posedge** or **negedge** keyword in front of a signal to specify the edge transition of that signal.

The wildcard \* means all signals in all expressions of procedural statements are in the sensitivity list.  $\rightarrow$  Look like another way to model combinational logic  $\rightarrow$  but should not use

# always - non-blocking assignments

The value of the expression is evaluated and assigned to the variable/signal at the end of always block.

- → Previous procedural statements will not block the following ones.
- → Not assign a value at least twice
- → Use non-blocking assignments to model sequential logic

# always\_ff

**always\_ff** notices the compiler the intention of synthesizing flip-flopsuses a sensitivity list to perform value changes.

→ Use this instead of plain always

```
always_ff @([sensitivity_lists]) begin [: optional_label]
    [optional_local_variable_declarations]
    [...procedural_statements...]
end

always_ff @(posedge clk) begin : proc_example
    if (sel)
        a <= b + c;
end</pre>
```

**Exercise 2a.** DFF with enable signal

Exercise 2b. 2-DFF Synchronizer



# Guideline

## $\rightarrow$ Prefixes for optional label

generate gen\_ always... proc\_

# sequential circuit

A general block diagram of a sequential logic contains:

- State register → Flipflop
- Next-state logic → Combinational circuit
- Output logic → Combinational circuit

# **Modeling Finite State Machines**

# diagram and implementation

Moore machine

→ The output depends on the state only.

Mealy machine

→ The output depends on the state and the input.



#### enum - enumerations

```
If logic only has 4 states: 0, 1, x, z, enum helps create more.
typedef is to create user-defined data type.
  typedef enum [storage_type]{
    [state_name] [= state_value,]
    [state_name] [= state_value,]
    [state_name] [= state value]
  } [new_name_type];
An FSM has three states: IDLE, PAUSE, ADD
typedef enum logic [1:0] {
   S_IDLE = 2'b00;
   S_PAUSE = 2'b01;
   S_ADD = 2'b10;
} state e;
state_e current_state, next_state;
```

# Guideline

 $\rightarrow Suffix$ 

enum

\_e

### modules

#### Exercise 3. Universal counter

Two modes: Add and Subtract (by 1)

Counter only works when en = 1, or it will hold the current data.

Counter has an active low reset.



# **Modeling Memory**

#### array

#### **Packed Array**

Of single bit data types (logic), enumerated types, and even packed arrays

```
logic [7:0][3:0] array0;
state_e [2:0] state_array;
logic [3:0][7:0][3:0] packed_array;
```

- One dimensional packed array → vector → convenient to access a bit or bit slice array0[2]; array0[3][5:3]; array0[1][1];
- Represented as a contiguous set of bits

#### array

#### **Unpacked Array**

Of any data types
 logic uarray0[7:0][3:0];
 state\_e state\_uarray[5:0];
 logic [3:0][7:0] mix[3:0];

• Not guaranteed to be represented as a contiguous set of bits

#### array



# RAM and register file

Exercise 4a. Single-port RAM

Exercise 4b. Dual-port RAM

Exercise 4c. Regfile

# A Little Bit Advanced

#### signal clusters

```
typedef struct packed{
    [storage_type] [signal];
    [storage_type] [signal];
     . . .
    [storage_type] [signal];
  } [cluster_type];
A module requires logic operator data and 2 operands. It could be configured as 1 data:
typedef struct packed{
   logic [2:0] logic_operator;
   logic [7:0] operand_a;
   logic [7:0] operand_b;
} logic_data_s;
logic_data_s data_in;
assign lu_op = data_in.logic_operator; // use "." to access data
```

## Guideline

#### $\rightarrow Suffix$

signal clusters \_s
other typedef \_t

## package and \*.svh files

When working on large projects, a number of parameters or types (enum, struct,...) will become global.

- → Painful if declaring them again and again in each module file
- → Modify one → Modify all

```
package [package_name];
  [declarations];
endpackage [: package_name]
```

- → Create \*.svh files to store only packages
- → parameter will be declared in package → global
- $\rightarrow$  local param will be in the specific module  $\rightarrow$  local

# Questions?

#### References

- https://github.com/lowRISC/style-guides/blob/master/VerilogCodingStyle.
   md
- 2. https://zyedidia.github.io/notes/sv\_guide.pdf
- 3. http://courses.eees.dei.unibo.it/LABMPHSENG/wp-content/uploads/2016/02/SystemVerilog\_3.1a.pdf