

ESRG
EMBEDDED SYSTEMS
RESEARCH
GROUP

**University of Minho**School of Engineering

Diogo Silvino PG50341 João Peixoto PG50479

**8051 Processor Design** Verilog implementation

Embedded Systems Project Industrial Electronics and Computers Engineering Embedded Systems and Computers

Professor:

**Adriano Tavares** 

# Índice

| Lis | st of Figu  | res                    | iii |
|-----|-------------|------------------------|-----|
| Lis | st of Tabl  | es                     | iv  |
| Lis | st of Listi | ngs                    | v   |
| Ac  | ronyms      |                        | vii |
| 1   | Introdu     | ıction                 | 1   |
| 2   | Metho       | dology                 | 1   |
| 3   | Analysi     | is                     | 3   |
|     | 3.1.1       | Requirements           | 3   |
|     | 3.1.2       | Constraints            | 3   |
|     | 3.1.3       | System Overview        | 3   |
|     | 3.1.4       | Instruction Set format | 4   |
|     | 3.1.5       | One address processor  | 4   |
|     | 3.1.6       | Instruction Set        | 5   |
| 4   | Design      |                        | 6   |
|     | 4.1 Co      | ntrol Unit             | 6   |
|     | 4.1.1       | Decoder                | 6   |
|     | 4.2 Co      | ntrol signals          | 7   |
|     | 4.3 Da      | tapath                 | 8   |
|     | 4.3.1       | ROM                    | 8   |
|     | 4.3.2       | RAM                    | 8   |
|     | 4.3.3       | ALU                    | 9   |
|     | 4.3.4       | SFR's                  | 10  |
|     | 4.3.5       | Interrupts             | 11  |
|     | 4.4 Pe      | ripherals              | 14  |
|     | 4.4.1       | Timer                  | 14  |
|     | 4.4.2       | UART                   | 16  |
|     | 4.4.3       | SPI                    | 20  |
|     | 4.4.4       | LEDs Controller        | 21  |
| 5   | Implen      | nentation              | 22  |
|     | 5.1 De      | fines Module           | 22  |

|   | 5.2             | Top Module                                                                        | 25 |
|---|-----------------|-----------------------------------------------------------------------------------|----|
|   | 5.3             | Control Unit Module                                                               | 26 |
|   | 5.4             | Datapath Module                                                                   | 29 |
|   | 5.5             | ALU Module                                                                        | 34 |
|   | 5.6             | SFR Module                                                                        | 36 |
|   | 5.6.            | 1 Bit addressable                                                                 | 37 |
|   | 5.6.            | Non-bit addressable                                                               | 38 |
|   | 5.7             | Interrupt Module                                                                  | 39 |
|   | 5.8             | Timer Module                                                                      | 40 |
|   | 5.9             | UART Module                                                                       | 41 |
|   | 5.10            | SPI Module                                                                        | 46 |
|   | 5.11            | Prescaler and Debounce Module                                                     | 47 |
| 6 | Sim             | ulations                                                                          | 49 |
|   | 6.1             | Arithmetic Instructions                                                           | 49 |
|   | 6.2             | Logical Instructions                                                              | 50 |
|   | 6.3             | Data Transfer Instructions                                                        | 51 |
|   | 6.4             | Jump Instructions                                                                 | 52 |
|   | 6.5             | Timer                                                                             | 53 |
|   | 6.6             | Timer with Interrupts                                                             | 54 |
| 7 | Res             | ults                                                                              | 55 |
|   | 7.1             | Control the LEDs from UART                                                        | 55 |
|   | 7.2             | Seconds counter with Interrupt and LEDs                                           | 55 |
|   | 7.3<br>(all wit | Receive a byte from UART, display on LEDs and send it back through UA Interrupts) |    |
|   | 7.4             | STM32 – Zybo communication via SPI                                                | 57 |
|   | 7.5             | External Interrupt through Push Button                                            | 57 |
| Δ | nnondi          | ν Δ                                                                               | 52 |

# **List of Figures**

| Figure 2-1 - Waterfall Model Diagram                       | 2  |
|------------------------------------------------------------|----|
| Figure 3-1 - System overview                               | 3  |
| Figure 3-2 - Instruction format for 1-adress processor     | 5  |
| Figure 4-1 - Control Unit State Machine                    | 6  |
| Figure 4-2 - Decoder Module                                | 7  |
| Figure 4-3 - Control Signals                               | 7  |
| Figure 4-4 - ROM Module                                    | 8  |
| Figure 4-5 - RAM Module                                    | 9  |
| Figure 4-6 - ALU Module                                    | 10 |
| Figure 4-7 - Special Function Registers Module             | 11 |
| Figure 4-8 - Logical Sequence of an Interrupt Cycle (1)    | 12 |
| Figure 4-9 - Logical Sequence of an Interrupt Cycle (2)    | 13 |
| Figure 4-10 - Interrupt Module                             | 13 |
| Figure 4-11 - Interrupt Enable (IE)                        | 14 |
| Figure 4-12 - Timer Module                                 | 15 |
| Figure 4-13 – TMOD                                         | 15 |
| Figure 4-14 – TCON                                         | 16 |
| Figure 4-15 - UART Module                                  | 17 |
| Figure 4-16 – SCON                                         | 18 |
| Figure 4-17 - UART Transmission state machine              | 18 |
| Figure 4-18 - UART Reception state machine                 | 19 |
| Figure 4-19 - SPI Slave Module                             | 20 |
| Figure 4-20 - LEDs Controller Module                       | 21 |
| Figure 6-1 - Arithmetic Instructions Simulation (1)        | 49 |
| Figure 6-2 - Arithmetic Instructions Simulation (2)        | 50 |
| Figure 6-3 - Logical Instructions Simulation               | 50 |
| Figure 6-4 - Data Transfer Instruction Simulation (1)      | 51 |
| Figure 6-5 - Data Transfer Instruction Simulation (2)      | 52 |
| Figure 6-6 - Jump Instructions Simulation                  | 52 |
| Figure 6-7 - Timer Simulation                              | 53 |
| Figure 6-8 - Timer with Interrupt Simulation               | 54 |
| Figure 7-1 - Keil uVision 5 Assembly Program               | 56 |
| Figure 7-2 - Hexadecimal code generated by Keil's compiler | 56 |

# **List of Tables**

| Table 3-1 - Instructions Distribution by Format | 4 |
|-------------------------------------------------|---|
| Table 3-2 - Instruction Set                     | 5 |

# **List of Listings**

| Listing 5-1 - Instruction Set Detinition           | 23 |
|----------------------------------------------------|----|
| Listing 5-2 - RAM Control Signals2                 | 24 |
| Listing 5-3 - ALU Control Signals2                 | 24 |
| Listing 5-4 - SFR's code operations2               | 24 |
| Listing 5-5 - SFR's Addresses2                     | 24 |
| Listing 5-6 - Interrupts Vector Table2             | 25 |
| Listing 5-7 - CPU Module Inputs/Outputs2           | 25 |
| Listing 5-8 - CPU variables2                       | 25 |
| Listing 5-9 - CPU Module2                          | 26 |
| Listing 5-10 - Control Unit Module Inputs/Outputs2 | 26 |
| Listing 5-11 - Control Unit variables2             | 27 |
| Listing 5-12 - States definition                   | 27 |
| Listing 5-13 - Internal Control Signals2           | 27 |
| Listing 5-14 - ALU Control Signals2                | 28 |
| Listing 5-15 - RAM Control Signals2                | 28 |
| Listing 5-16 - Decoder Module Inputs/Outputs2      | 28 |
| Listing 5-17 - Decoder Module behavior2            | 28 |
| Listing 5-18 - Control Unit State Machine2         | 29 |
| Listing 5-19 - Datapath Module Inputs/Outputs2     | 29 |
| Listing 5-20 - ALU Module in Datapath              | 30 |
| Listing 5-21 - Timer Module in Datapath3           | 30 |
| Listing 5-22 - UART Interrupt Module in Datapath   | 30 |
| Listing 5-23 - ALU flags in Datapath3              | 30 |
| Listing 5-24 - Interrupt flags in Datapath3        | 31 |
| Listing 5-25 - OneShot Module behavior             | 31 |
| Listing 5-26 - OneShot in Datapath3                | 32 |
| Listing 5-27 - Instruction Register                | 32 |
| Listing 5-28 - Interrupts Manager3                 | 32 |
| Listing 5-29 - Program Counter                     | 3  |
| Listing 5-30 - ALU Module Inputs/Outputs           | 34 |
| Listing 5-31 - ALU ADD assigns                     | 35 |
| Listing 5-32 - ALU SUBB assigns3                   | 35 |
| Listing 5-33 - ALU behavior3                       | 35 |
| Listing 5-34 - SFR Module Inputs/Outputs           | 36 |
| Listing 5-35 - SFR Module                          | 37 |
| Listing 5-36 - IE Module Inputs/Outputs3           | 38 |
| Listing 5-37 - IE Module Behavior3                 | 38 |
| Listing 5-38 - TMOD Module Inputs/Outputs3         | 38 |
| Listing 5-39 - TMOD Module3                        | }9 |

| Listing 5-40 - Interrupt Inputs/Outputs Module | 39 |
|------------------------------------------------|----|
| Listing 5-41 - Memorize last Interrupt status  | 39 |
| Listing 5-42 - Update the Interrupt status     | 40 |
| Listing 5-43 - Timer Inputs/Outputs            | 40 |
| Listing 5-44 - Timer enable flag               | 40 |
| Listing 5-45 - Timer update internal registers | 41 |
| Listing 5-46 - Timer modes implementation      | 41 |
| Listing 5-47 - UART Module                     | 42 |
| Listing 5-48 -UART Reception Module            | 43 |
| Listing 5-49 - UART Transmission Module        | 45 |
| Listing 5-50 - SPI Implementation              | 46 |
| Listing 5-51 - CDC Implementation              | 47 |
| Listing 5-52 - Prescaler Module Implementation | 47 |
| Listing 5-53 - Debounce Module Implementation  | 48 |

# **Acronyms**

| FPGA Field Programmable Gate Array |                                             |  |  |  |
|------------------------------------|---------------------------------------------|--|--|--|
| CPU Central Process Unit           |                                             |  |  |  |
| ROM                                | Read Only Memory                            |  |  |  |
| RAM Random-Access Memory           |                                             |  |  |  |
| SFR                                | Special Function Register                   |  |  |  |
| ISR                                | Interrupt Service Routine.                  |  |  |  |
| UART                               | Universal Asynchronous Receiver Transmitter |  |  |  |
| SPI Serial Peripheral Interface    |                                             |  |  |  |
| CDC                                | Clock Domain Crossing                       |  |  |  |

## 1 Introduction

This document is the 8051 Processor Design report. This project aims to implement a version of the microcontroller from the Intel 8051 family in the Verilog language and deploy it in an FPGA, more specifically in the Zybo Z7 manufactured by Digilent. To this end, all the knowledge acquired during the degree in the Microcontrollers and Microprocessors units was put into practice, as well as what was learned to date in the specialization of Embedded Systems and Computers, taught by Professor Adriano Tavares.

## 2 Methodology

To fulfill all the requirements previously established by the teacher, it was necessary to have a work methodology. Nowadays the methodology is one of the most important and neglected sections in engineering and can be seen as a discipline and an engineering method to reduce the associated costs and optimize the reliability of a process through analyzing task performance. Also, these methods can establish where people are best utilized in a process to allow them to complete an allocated task in the most effective manner possible.

In this case, a strategy was drawn up that consisted of following the **waterfall model**. The waterfall model is a linear, sequential approach to the software development life cycle that is popular in software engineering and product development. The waterfall model emphasizes a logical progression of steps. Similar to the direction water flows over the edge of a cliff, distinct endpoints or goals are set for each phase of development and cannot be revisited after completion.

The waterfall methodology is composed of six non-overlapping stages:

- 1. <u>Requirements</u>: Potential requirements, deadlines and guidelines for the project are analyzed and placed into a functional specification. This stage handles the defining and planning of the project without mentioning specific processes.
- 2. <u>Analysis</u>: The system specifications are analyzed to generate product models and business logic that will guide production. This is also when financial and technical resources are audited for feasibility.
- 3. <u>Design</u>: A design specification document is created to outline technical design requirements such as programming language, hardware, data sources, architecture, and services.
- 4. <u>Implementation</u>: The source code is developed using the models, logic and requirements designated in the prior stages. Typically, the system is designed in smaller components, or units, before being implemented together

- 5. <u>Verification</u>: This is when quality assurance, unit, system, and beta tests take place to report issues that may need to be resolved. This may cause a forced repeat of the coding stage for debugging. If the system passes the tests, the waterfall continues forward
- Maintenance: Corrective, adaptive and perfective maintenance is carried out indefinitely to improve, update and enhance the final product. This could include releasing patch updates or releasing new versions.

The waterfall approach is ideal for projects that have specific documentation, fixed requirements, ample resources, an established timeline, and well-understood technology. Some advantages of the waterfall model are: Upfront documentation and planning stages allow for large or shifting teams to remain informed and move towards a common goal, disciplined organization, simple to understand, follow and arrange tasks and facilitates departmentalization and managerial control based on schedule or deadlines. Figure 2-1 represents the model discussed.



Figure 2-1 - Waterfall Model Diagram

In this project, all states were explored, with the exception of the maintenance phase.

# 3 Analysis

## 3.1.1 Requirements

In product development and process optimization, a requirement is a singular documented physical or functional need that a particular design, product or process aims to satisfy. In this case, the project has as requirements:

- Allow programming a simple program and deploy it on FPGA
- Be scalable for future upgrades

#### 3.1.2 Constraints

On the other hand, the constraints are those that limit the output according to technical or nontechnical factors. In this project, the constraints are:

- Implement instructions from all instruction set categories (arithmetic, logic, data transfer, and jumping instructions)
- Implement peripherals
- Only two persons per team
- Limited time resources (project deadline at the end of the semester)

## 3.1.3 System Overview

To better understand the parts there composed the system and it's interactions, the Figure 3-1 was developed.



Figure 3-1 - System overview

In this case, it's possible to see that the CPU is composed by two small subsystems, Control Unit and Datapath, and its interactions. Additionally, some peripherals were developed and will be presented in section 4.4.

#### 3.1.4 Instruction Set format

The instructions specify the actions that must be due by the Control Unit and the Datapath to realize the desired jobs. To be executed by the processor the instruction needs to be codified in a specific pattern. There are two basic types of formats, <u>fixed length instructions</u> and <u>variable length instructions</u>. The dimension or length of an instruction depends on the number of operand addresses, and if these addresses identify registers or memory positions.

The original 8051 have a variable length instruction set, as can been seen in

| Format         | 1    | 2    | 3    | 4    | 5   | 6   | 7   | 8    | 9   | 10  |
|----------------|------|------|------|------|-----|-----|-----|------|-----|-----|
| Occurrence     | 25   | 12   | 12   | 36   | 2   | 3   | 3   | 12   | 2   | 1   |
| Percentage (%) | 23,1 | 11,1 | 11,1 | 33,3 | 1,9 | 2,8 | 2,8 | 11,1 | 1,9 | 0,9 |

Table 3-1 - Instructions Distribution by Format

Analyzing the Table 3-1, it is possible to conclude that, in reality, there is no clear predominance of format 4 over format 1, so it becomes difficult to classify this processor in terms of number of operands.

However, to follow a more <u>aligned</u> approach, and taking into account the discussed above, this 8051 version will have a <u>fixed length intrusion set</u> that specifies one operand.

## 3.1.5 One address processor

One address processor uses an internal/implicit register, named <u>Accumulator</u>, to store one of the input operands and the operation result. The instruction only specifies the address of one of the input operands and the address of the next instruction is implicit specified in the <u>Program Counter</u> (PC) register. Figure 3-2 represents the instruction set format for one address processor.



Figure 3-2 - Instruction format for 1-adress processor

### 3.1.6 Instruction Set

The implemented instruction set is represented in Table 3-2 and the original one is represented in Appendix A.

| Arithmetic        | Logical          | Data Transfer    | Jump    |
|-------------------|------------------|------------------|---------|
| ADD A, direct     | ANL A, direct    | MOV A, direct    | JC rel  |
| ADD A, immediate  | ANL A, immediate | MOV A, immediate | JNC rel |
| ADD A, Rn         | ANL A, Rn        | MOV A, Rn        | JZ rel  |
| ADDC A, direct    | ORL A, direct    | MOV direct, A    | JNZ rel |
| ADDC A, immediate | ORL A, immediate | MOV Rn, direct   | RETI    |
| ADDC A, Rn        | ORL A, Rn        | -                | -       |
| SUBB A, direct    | XRL A, direct    | -                | -       |
| SUBB A, immediate | XRL A, immediate | -                | -       |
| SUBB A, Rn        | XRL A, Rn        | -                | -       |

Table 3-2 - Instruction Set

In this context, more instructions were not implemented since most of them are just repetitive and do not add more complexity to the system. However, in a future version more instructions will be added.

# 4 Design

## 4.1 Control Unit

The control Unit is responsible to manage the processor state machine. In this case, the state machine is composed by six stages:

- 1. Start state, which promotes an extra clock cycle for the jump instructions
- 2. Fetch1 state, which fetch the first value (Opcode) from ROM
- 3. Wait state, that waits for ROM to put the value outside and save the opcode
- 4. Fetch2 state, which fetch the second (Operand one) from ROM
- 5. <u>Decode</u> state, which decodes the operation
- 6. Execute state that executes the operation

The Figure 4-1 represents the state machine previously discussed.



Figure 4-1 - Control Unit State Machine

Also, the Control Unit inputs and outputs can be visualized in the Analysis section, more specifically in Figure 3-1.

#### 4.1.1 Decoder

The decoder module is a combinational logic circuit that is responsible to decode the operation into a valid state. For that reason, this module has one input, the instruction opcode, and one output, the state decoded. The Figure 4-2 shows the Decoder module.



Figure 4-2 - Decoder Module

## 4.2 Control signals

To establish the communication between the Control Unit and the Datapath, were created a set of control signals, represented in Figure 4-3.



Figure 4-3 - Control Signals

In this case, the control signals are divided into three main categories:

- 1. <u>Internal</u> control signals
- 2. ALU control signals
- 3. RAM control signals

This approach makes it possible to increase packaging and reduce dependencies between the two subsystems, since the Datapath does not need to know the current state, but rather whether, for example, it is necessary to perform an addition operation or whether it is necessary to read from memory.

## 4.3 Datapath

The Datapath is responsible for carrying out all operations on the data. For that reason, in this section, will be presented all modules that together constitutes the Datapath.

#### 4.3.1 ROM

Read Only Memory, or more known as ROM, is a type of non-volatile memory used in computers and other electronic devices. Data stored in ROM cannot be electronically modified after the manufacture of the memory device. Read-only memory is useful for storing software that is rarely changed during the life of the system and for that reason, it is the memory which the code segment will be kept.

The Figure 4-4 represents the ROM module.



Figure 4-4 - ROM Module

As can been seen in Figure 4-4, this module has as inputs:

- 1. Clock, representing the clock source
- 2. Enable, representing the ROM enable
- 3. <u>Sixteen bit-address</u>, specifying the read address within the available range (0x0000-0xFFFF)

As outputs the module it has an eight-bit output that represents the value read from memory.

#### 4.3.2 RAM

The RAM, Random-Access Memory, is a form of computer memory that can be read and changed in any order, typically used to store working data. For that reason, this module has as inputs:

- 1. Clock, representing the clock source
- 2. Enable, representing the RAM enable
- 3. Eight-bit address, because the memory goes from 0x00 to 0xFF
- 4. Write byte, handling the byte or bit to write
- 5. Operation field, that specifies the type of operation to perform

As the real Intel 8051 has some memory that is bit and non-bit addressable, the operation field specifies if the operation is, for example, a write byte or write bit operation. In a more technical perspective, the bit addressable zone goes from 0x20 to 0x2F and some SFR's are also bit or non-bit addressable (The accumulator is bit addressable and the THO, TLO and TMOD are non-bit addressable).

The Figure 4-5 represents the RAM module.



Figure 4-5 - RAM Module

#### 4.3.3 ALU

An Arithmetic Logic Unit, better known as ALU, is a combinational digital circuit that performs arithmetic and bitwise operations on integer binary numbers. This contrasts with a floating-point unit, which operates on floating point numbers.

The Figure 4-6 represents the ALU module.



Figure 4-6 - ALU Module

As can been seen in Figure 4-6, the respectively module has as inputs:

- 1. Enable, specifying the enable flag
- 2. Operation, specifying the type of operation to perform (ADD, SUBB, ANL etc.)
- 3. <u>Source\_1</u>, which indicates the first operand
- 4. Source\_2, which indicates the second operand
- 5. Source\_cy, which indicates the carry
- 6. Source\_ac, which indicates the auxiliary carry

As outputs, the module has four, of which:

- 1. Out\_des, which indicates the 8-bit output value
- 2. Out\_cy, which indicates the carry out
- 3. Out\_ac, which indicates the auxiliary carry
- 4. Out\_ov, which indicates the overflow

#### 4.3.4 SFR's

In this section, to develop a modular and faster SFR's access, a register file was created. In this case, as a register file is a type of memory that is closed to the CPU, the exchange of information can be faster that other type of memories.

In this specific case, this module has two main advantages:

- Increase the system modularity and abstraction, because as this module handles all SFR's in the system, if the programmer intends to insert new ones the process is a lot easier.
- 2. <u>Increase the system performance</u>.

The Figure 4-7 represents the Special Function Registers module.



Figure 4-7 - Special Function Registers Module

As can been seen in Figure 4-7, the group also developed a communication type that allows the system to write or read n SFRs in one only clock cycle. This feature has huge importance because the 8051 has a lot of instructions that can changes the value from n SFRs. As a way of example, the ADD operation can change the accumulator value and the PSW value, and with this type of approach the system is able to perform all these operations in one clock cycle, increasing the overall system performance.

## 4.3.5 Interrupts

An interrupt is defined as any event that interrupts the normal execution of the processor, diverting it to a specific code segment. There are several types of interrupts, such as:

- <u>External</u>, caused by the activation of an electrical signal generated by a device external to the processor.
- Traps, caused by the execution of special instructions from the instruction set
- Exceptions, triggered by the attempt to execute an illegal or unknown operation

When an interrupt occurs, the processor suspends execution of the current code segment and starts processing interrupt-specific code, also called an ISR, Interrupt Service Routine. In this project, four interrupts were implemented, more specifically:

- Timer 0 interrupt
- External 0 interrupt
- UART Reception interrupt
- UART Transmission interrupt

However, the interruptions caused by the reception of a character in the UART or by the transmission of a character by the UART share the same ISR, and it is up to the programmer to distinguish between them through the special function register SCON. Also, in this project, as the Professor suggested, nested interrupts were not implemented.

To better understand how the interrupts work and how works a logical sequence of an interrupt cycle, see Figure 4-8 and Figure 4-9.



Figure 4-8 - Logical Sequence of an Interrupt Cycle (1)



Figure 4-9 - Logical Sequence of an Interrupt Cycle (2)

The Figure 4-10 represents the interrupt module.



Figure 4-10 - Interrupt Module

In this case, it is possible to visualize that all four interrupts follow the same model, where have as inputs:

- 1. Clock, representing the clock source
- 2. Reset, representing the reset source
- 3. Enable, representing the interrupt enable
- 4. <u>Int in,</u> which represents if the interrupt is already being executed or not (no nested interrupts)
- 5. Int\_req, which indicates if any request was made

To manage all interrupts, the special functional register IE, instantiated in the SFR module in section 4.3.4, was created. The Figure 4-11 represents the Interrupt Enable structure.



Figure 4-11 - Interrupt Enable (IE)

## 4.4 Peripherals

In this section will be presented the 8051 peripherals developed.

#### 4.4.1 Timer

The counters and timers' units are one of the most Embedded Systems fundamental features. As almost microcontrollers applications require timing constraints and this same units are integrated with the microcontrollers.

The 8051 family have several of these units, which have different functionalities. One of the capabilities is the automatic loading of the count register after its overflow. In this case, the counter/timer uses another latch register to store the count value. This characteristic allows the counter/timer to produce a very regular output and is used, for example, to generate the clock ticks of an RTOS (Real Time Operating Systems) or to generate the baud rate of the UART.

In this context, and in these 8051 versions, was implemented the Timer 0 with all the four modes. The four modes are:

13 bits timer (TH0 as 8-bit and TL0 as 5-bit prescaler)

- 2. 16 bits timer (THO as higher counter value and TLO as lower count value)
- 3. 8 bits timer with auto reload (TLO as counter value and THO as auto reload)
- 4. THO and TLO runs as 8 bits with auto reload controlled by TRO, INTO, TFO and TR1, INT1, TF1, respectively

The Figure 4-12 shows the timer module.



Figure 4-12 - Timer Module

In Figure 4-12 it is possible to see that the Timer module has as inputs the clock and an reset, a *tmod* that specifies the timer mode operation, the *thx* and *tlx* specifying the counter variables and the *trx* and *intx* that will enable, or not, the timer. As outputs, the *thx* and *tlx* represents the updated counter variables, the *tfx* the overflow flag and *en* represents if the timer is running or not.

Note that the x ending exists since this module is generic and can be instantiated to, for example, implement Timer 0 and 1.

To manage the timer, the special functional registers TMOD and TCON, instantiated in the SFR module in section 4.3.4, were created. The Figure 4-13 and Figure 4-14 represents the TMOD and TCON structures, respectively.



Figure 4-13 - TMOD



Figure 4-14 - TCON

#### 4.4.2 UART

Although the data bus of a processor is designed for the parallel and simultaneous transfer of all data bits, there are cases where it is preferable that this communication be carried out through a single line.

In the 8051 family, the serial port allows data transfer in full-duplex mode and its hardware can be accessed through the TX and RX pins, also featuring an internal buffer, SBUF, capable of storing the byte received by the serial port and capable of to store the byte to be sent by it.

In this 8051 version, an eight-bit UART with fixed baud rate was implemented. However, all other modes, where for example a ninth bit is added to control the communication or implement it with variable baud rate, may be implemented in a future version, since the addition of these new functionalities does not add much complexity to the respective system.

The Figure 4-15 represents the UART module.



Figure 4-15 - UART Module

In this case, the UART module has as inputs:

- 1. Clock, representing the clock source
- 2. Reset, representing the reset source
- 3. RX\_en, representing the reception enable flag
- 4. RX\_line, representing the RX line from which data will be acquired
- 5. TX\_ex, representing the transmission enable flag
- 6. TX\_data, representing the byte that will be sent through the serial port

#### As outputs:

- 1. RX\_done, where it will be activated after receiving the 8-bit data
- 2. RX\_data, where handles the byte received
- 3. TX\_done, where it will be activated after the transmission of the 8-bit data
- 4. <u>TX line</u>, which represents the bit to be transmitted to the Tx line to perform the operation

To manage the UART, the special functional registers SBUF and SCON, instantiated in the SFR module in section 4.3.4, were created. The SBUF is a simple 8-bit data buffer and the SCON structure is represented in Figure 4-16.



Figure 4-16 - SCON

The important thing here is that, as bit 4 of the SCON special register, REN, is responsible for activating reception, it must be connected to input  $rx\_en$  of the UART module. Also, as the outputs  $rx\_done$  and  $tx\_done$  represent, respectively, the end of data reception and transmission through the serial port, these must be connected to bits R1 and T1 of SCON.

#### **Transmission**

To perform the transmission, a finite state machine, presented in Figure 4-17, was developed. In this case, the state machine is composed by four states:

- 1. Idle state
- 2. Start Bit state
- 3. Data Bits state
- 4. Stop Bit state



Figure 4-17 - UART Transmission state machine

In a more technical perspective, in the Idle state, the TX line is placed at a high logical level, in order to guarantee that in the Start Bit state the start bit can be set, pulling the line to zero. After the enable bit goes to one, there is a state transition to the Start Bit state. This state waits for a predetermined time and changes to the Data Bits state. This predetermined time is the time necessary for it to be possible to put

something on the line or remove something from it. That said, knowing the clock frequency and the UART baud rate, just divide these two values to calculate this time.

Then, a loop is entered where for eight iterations the data bits are sent to the line. After transmitting all this data, there is a transition to the Stop Bit state, which is responsible for signaling the end of the operation. The stop signal is performed by raising the logical level of the line from 0 to 1 and the flag responsible for signaling that the byte has been transmitted is also placed at logical level one.

#### Reception

As the transmission, in reception a finite state machine was also developed, represented by Figure 4-18. This state machine has the same states as transmission, and his behavior is the opposite.



Figure 4-18 - UART Reception state machine

In a more deeply explanation, after the reception enable flag becomes active and the line goes to zero, it is checked if in the middle of the Start Bit state the line is stable and with a logical zero value. If yes, there are conditions to proceed with the reception. Otherwise, the reception is aborted and the state Idle is switched to.

After that, the data bits are acquired in the Start Bit state and after receiving all of them, the transition to the Stop Bit state takes place. In this state, the data byte is stored and a flag responsible for signaling the end of reception is placed at the logical level.

## 4.4.3 SPI

The SPI, or Serial Peripheral Interface, is a synchronous serial communication interface specification used for short-distance communication, primarily in embedded systems. The interface was developed by Motorola in the mid-1980s and has becomes a standard.

In this context, a SPI module was developed, and it's represented by Figure 4-19.



Figure 4-19 - SPI Slave Module

This module has as inputs:

- 1. Clock, that specifies the clock source
- 2. Reset, specifying the reset source
- 3. SCL, specifying the serial clock (output from master)
- 4. MOSI, data output from master

#### Ans has outputs:

- 1. MISO, data output from slave
- 2. DATA, byte received

#### 3. SYNC, control signal synchronized

Also, it is possible to visualize the presence of one submodule called CDC, or <u>Clock Domain Crossing</u>, that is the traversal of a signal in a synchronous digital circuit from one clock domain into another. If a signal does not assert long enough and is not registered, it may appear asynchronous on the incoming clock boundary. In this case, as the system has two clock sources, it is possible to find Metastability, where the output of a flip-flop inside of the FPGA is unknown, or non-deterministic.

When a metastable condition occurs, there is no way to tell if the output of our flip-flop is going to be a 1 or a 0. A metastable condition occurs when setup or hold times are violated. In this context, the Metastability can cause the FPGA to exhibit very strange behavior. This situation can be fixed by adding two flip-flops. This means that the signal that is asynchronous to the clock is being sampled by the first flip-flop. This will create a metastable condition at the output. The output of the second flip-flop will be stable.

#### 4.4.4 LEDs Controller

To map the four existing LEDs of the board, a module was created that allows the programmer to be abstracted. This module is represented by Figure 4-20.



Figure 4-20 - LEDs Controller Module

## 5 Implementation

In this chapter some implementations in the Verilog language of the modules conceived in chapter 4, referring to the design, will be presented and duly discussed.

### **5.1 Defines Module**

In order to define the microprocessor Instruction Set and some system variables, the *Defines.v* module was created.

First, it was necessary to define the instruction set. In this case, the entire 8051 instruction set was defined so that, in future versions, more instructions could be added. The Listing 5-1 represents the instruction set.

```
//Opcode [4:0]
define ACALL
                             8bxxx1 0001 // absolute call
define AJMP
                            8bxxx0_0001 // absolute jump
//Opcode [7:3]
define INC R
                            8b0000 1xxx // increment Rn
                            8b0001_1xxx // decrement reg Rn=Rn-1
8b0010_1000 // add A=A+Rx
define DEC_R
define ADD R
                            8b0011 1000 // add A=A+Rx+c
8b0100 1000 // or A=A or Rn
define ADDC R
define ORL R
                            8b0101_1000 // and A=A^Rx
8b0110_1000 // XOR A=A XOR Rn
define ANL R
define XRL R
define MOV_CR define MOV_RD
                            8b0111_1xxx // move Rn=constant
8b1000_1xxx // move (direct)=Rn
                            8b1001_1000 // substract with borrow A=A-c-Rn
8b1010_1xxx // move Rn=(direct)
define SUBB R
define MOV DR
                            8b1011_1xxx // compare and jump if not equal; Rx<>constant 8b1100_1xxx // exchange A<->Rn
define CJNE R
define XCH R
                            8b1101_lxxx // decrement and jump if not zero 8b110 1000 // move A=Rn
define DJNZ R
define MOV R
                            8b1111_1000 // move Rn=A
define MOV_AR
//Opcode [7:1]
                           8b0010_011x // add A=A+@Ri
define ADD_I
                            8b0011_011x // add A=A+@Ri+c
8b0101_011x // and A=A^@Ri
define ADDC I
                           8b1011_011x // and A=A^@R1
8b1011_011x // compare and jump if not equal; @Ri<>constant
8b0001_011x // decrement indirect @Ri=@Ri-1
8b0000_011x // increment @Ri
8b1110_011x // move A=@Ri
define ANL I
define CJNE I
define DEC_I
define INC I
define MOV I
                          8b1000_011x // move (direct)=@Ri
8b1111_011x // move @Ri=A
define MOV_ID
define MOV AI
define MOV_DI
                            8b1010_011x // move @Ri=(direct)
8b0111 011x // move @Ri=constant
define MOV CI
define MOVX_IA
                           8b1110_001x // move A=(@Ri)
8b1111_001x // move (@Ri)=A
define MOVX_AI
                            8b0100_011x // or A=A or @Ri
8b1001_011x // substract with borrow A=A-c-@Ri
define ORL I
define SUBB I
                            8b1100_011x // exchange A<->@Ri
8b1101_011x // exchange digit A<->Ri
define XCH I
define XCHD
                            8b0110 011x // XOR A=A XOR @Ri
define XRL I
//Opcode [7:0]
                            8b0010_0101 // add A=A+(direct)
define ADD D
                            8b0010_0100 // add A=A+constant
8b0011_0101 // add A=A+(direct)+c
define ADD_C
define ADDC D
                            8b0011_0100 // add A=A+constant+c
8b0101_0101 // and A=A^(direct)
define ADDC C
define ANL D
                            8b0101_0100 // and A=A^constant
8b0101_0010 // and (direct)=(direct)^A
define ANL_C
define ANL_AD
                            8b0101_0011 // and (direct) = (direct) ^constant
define ANL_DC
define ANL B
                             8b1000_0010 // and c=c^bit
define ANL NB
                            8b1011_0000 // and c=c^!bit
define CJNE D
                             8b1011_0101 // compare and jump if not equal; a<>(direct)
                             8b1011_0100 // compare and jump if not equal; a<>constant
define CJNE C
                            8b1110_0100 // clear accumulator
define CLR A
```

```
8b1100 0011 // clear carry
define CLR C
define CLR B
                                8b1100 0010 // clear bit
                                8b1111_0100 // complement accumulator
8b1011_0011 // complement carry
define CPL A
define CPL C
                                8b1011_0010 // complement bit
8b1101_0100 // decimal adjust (A)
define CPL B
define DA
                                8b0001_0100 // decrement accumulator a=a-1
8b0001_0101 // decrement direct (direct)=(direct)-1
define DEC A
define DEC_D
                                8b1000_0100 // divide
8b1101_0101 // decrement and jump if not zero (direct)
define DIV
define DJNZ D
                                8b0000_0100 // increment accumulator
8b0000_0101 // increment (direct)
define INC A
define INC D
                                8b1010_0011 // increment data pointer
8b0010_0000 // jump if bit set
define INC_DP
define JB
                                8b0001 0000 // jump if bit set and clear bit 8b0100 0000 // jump if carry is set
define JBC
define JC
                                8b0111_0011 // jump indirect
8b0011_0000 // jump if bit not set
define JMP D
define JNB
                               8b0101_0000 // jump if carry not set
8b0111_0000 // jump if accumulator not zero
define JNC
define JNZ
                               8b0110_0000 // jump if accumulator not a 8b0010_0010 // jump if accumulator zero 8b0001_0010 // long call
define JZ
define LCALL
                               8b0000_0010 // long jump
8b1110_0101 // move A=(direct)
define LJMP
define MOV D
                               8b0111_0100 // move A=constant
8b1111_0101 // move (direct)=A
define MOV C
define MOV AD
define MOV_DD
define MOV CD
                                8b1000_0101 // move (direct) = (direct)
8b0111_0101 // move (direct) = constant
define MOV_BC
define MOV CB
                                8b1010_0010 // move c=bit
8b1001_0010 // move bit=c
define MOV_DP
define MOVC DP
                                8b1001_0000 // move dptr=constant(16 bit)
8b1001_0011 // move A=dptr+A
                                8b1000_0011 // move A=pc+A
8b1110_0000 // move A=(dptr)
define MOVC_PC
define MOVX PA
                                8b1111_0000 // move (dptr)=A
8b1010_0100 // multiply a*b
define MOVX AP
define MUL
                                8b0000_0000 // no operation
8b0100_0101 // or A=A or (direct)
define NOP
define ORL D
                               8b0100_0100 // or A=A or constant
8b0100_0010 // or (direct)=(direct) or A
define ORL C
define ORL AD
                                8b0100_0011 // or (direct)=(direct) or constant
8b0110_0010 // or c = c or bit
define ORL_CD
define ORL B
                               8b1010_0000 // or c = c or !bit
8b1101_0000 // stack pop
define ORL_NB
define POP
                               8b1100_0000 // stack push
8b0010_0010 // return from subrutine
define PUSH
define RET
define RETI
                                8b0011_0010 // return from interrupt
                                8b0010_0011 // rotate left
define RL
                               8b0011_0011 // rotate left thrugh carry
8b0000_0011 // rotate right
define RLC
define RR
                               8b0001_0011 // rotate right thrugh carry
8b1101_0011 // set carry
define RRC
define SETB C
                               8b1101_0010 // set bit
8b1000_0000 // short jump
define SETB B
define SJMP
                               8b1001_0101 // substract with borrow A=A-c-(direct)
8b1001_0100 // substract with borrow A=A-c-constant
define SUBB D
define SUBB C
                                8b1100_0100 // swap A(0-3) <-> A(4-7)
8b1100_0101 // exchange A<->(direct)
define SWAP
define XCH D
define XRL D
                                80110 0101 // XOR A=A XOR (direct)
define XRL C
                                8b0110 0100 // XOR A=A XOR constant
define XRL_AD
                                8b0110_0010 // XOR (direct) = (direct) XOR A
define XRL CD
                                8b0110 0011 // XOR (direct) = (direct) XOR constant
```

Listing 5-1 - Instruction Set Definition

As can been seen in Listing 5-1, this is fully commented and divided into sections, to facilitate its visualization and understanding.

Next, was defined the control signals, responsible to establish the communication between the Control Unit and the Datapath. As a way of example, the Listing 5-2 and Listing 5-3 represents the RAM and ALU control signals, respectively.

```
define RAM_CS_LEN 3
define RAM_CS_DEFAULT RAM_CS_LENd0
define RAM_CS_RD_D RAM_CS_LENd1 // RAM read DIRECT control signal
define RAM_CS_RD_R RAM_CS_LENd2 // RAM read REGISTER control signal
```

#### Implementation

Listing 5-2 - RAM Control Signals

```
define ALU CS LEN
                          ALU_CS_LENd0
define ALU CS NOP
                          ALU_CS_LENd1
ALU_CS_LENd2
define ALU CS ADD
                                                     // ADD control signal
define ALU CS ADDC
                                                     // ADDC control signal
                          ALU_CS_LENd3
ALU_CS_LENd4
define ALU CS SUB
                                                     // SUB control signal
define ALU CS AND
                                                     // AND control signal
define ALU_CS_XOR
define ALU_CS_OR
                          ALU_CS_LENd5
ALU_CS_LENd6
                                                     // XOR control signal
                                                     // ORL control signal
```

Listing 5-3 - ALU Control Signals

Next, was defined the SFR code operations. For a more detail explanation, please consult the section 4.3.4. The Listing 5-4 represents some of the SFR's code operations definition.

```
define SFR OP LEN
define OP DEFAULT
                                   SFR OP LENdO
define OP_ACC_WR_BYTE
                                   SFR_OP_LENd1
define OP ACC WR BIT
                                   SFR OP LENd2
define OP_PSW_WR_BYTE
                                   SFR_OP_LENd4
define OP PSW WR BIT
                                   SFR OP LENd8
define OP_PSW_WR_FLAGS
                                   SFR_OP_LENd16
define OP IE WR BYTE
                                   SFR OP LENd32
define OP IE WR BIT
                                   SFR OP LENd64
define OP_SP_WR_BYTE define OP_SP_PUSH
                                   SFR OP LENd128
                                   SFR OP LENd256
define OP_SP_POP
define OP_TMOD_WR_BYTE
                                   SFR_OP_LENd512
                                   SFR OP LENd1024
define OP_THO_WR_BYTE define OP_TLO_WR_BYTE
                                   SFR_OP_LENd2048
                                   SFR OP LENd4096
```

Listing 5-4 - SFR's code operations

As can be seen in Listing 5-4, as in the real 8051 some registers are bit or non-bit addressable, this same difference is presented in this version, where, for example, the Accumulator and PSW are bit addressable, and the TMOD, THO and TLO are non-bit addressable. Also, to boost the system performance, was added the code operation *OP\_PSW\_WR\_FLAGS* to update the carry, auxiliary carry, parity, and overflow in a faster way.

Therefore, it becomes necessary to define the SFR's addresses. For that reason, the code represented in Listing 5-5 was developed.

```
define SFR ADDR LEN
define DEFAULT
                      SFR ADDR LENh00
define ACC ADDR
                      SFR ADDR LENhEO
define PSW ADDR
                      SFR ADDR LENhDO
                      SFR ADDR LENhA8
define IE ADDR
define THO ADDR
                      SFR ADDR LENh8C
define TLO ADDR
                      SFR ADDR LENh8A
define TMOD ADDR
                      SFR ADDR LENh89
define SP ADDR
                      SFR ADDR LENh81
                      SFR_ADDR_LENh88
SFR ADDR LENh99
define TCON ADDR
define SBUF ADDR
                      SFR_ADDR_LENh98
define SCON ADDR
                      SFR ADDR LENhA0
define P2 ADDR
```

Listing 5-5 - SFR's Addresses

Finally, as the system has four interrupts' sources, it becomes necessary to represent the interrupts vector table. The Listing 5-6 represents the interrupts vector table.

```
define ISR_ADDR_LEN 8
define ISR_RST_ADDR ISR_ADDR_LENh00
define ISR_EXTO_ADDR ISR_ADDR_LENh03
define ISR_TIMO_ADDR ISR_ADDR_LENh0b
define ISR_UART_ADDR ISR_ADDR_LENh23
```

Listing 5-6 - Interrupts Vector Table

As can be seen in Listing 5-6, the event of receive and transmit something from UART shares the same address (0x23) and the reset button case was added, where the program should start after the reset is pressed. In this case, at position 0x00.

## 5.2 Top Module

As can be seen in Figure 3-1, the CPU, or the top module, must be able to receive the system inputs, provide the system outputs and establish the communication with the peripherals. In this context, the Listing 5-7 represents the top module interface.

```
module CPU(
    input i clk,
                                              FPGA Clock
    input i scl,
                                            // SPI Master Clock (e.g. STM32)
                                            // Reset
    input i_rst,
    input i mosi,
                                            // Master Out Slave In
    input i_cs, input i rx,
                                            // Chip/Slave Select
                                            // RX line
    input i button,
                                            // Button (Connected to External Interrupt 0)
    output o miso,
                                            // Master In Slave Out
    output o_tx,
output [3:0] o_leds
                                            // TX line
                                            // LEDS
```

Listing 5-7 - CPU Module Inputs/Outputs

Next, this module is not only responsible to create the system control signals, that will be necessary to communicate between the Control Unit and the Datapath, but also to create some data structures capable of storing some relevant processor status. As a way of example, if a new interrupt flag is pending or not to be able to redirect the signal felt to the control unit. The Listing 5-8 represents what was said above.

```
wire [I_CS_LEN-1:0] internal_cs;  // Internal Control Signals
wire [ALU_CS_LEN-1:0] alu_cs;  // ALU Control Signals
wire [RAM_CS_LEN-1:0] ram_cs;  // RAM Control Signals
wire [7:0] ir;  // IR (Instruction Register)
wire int_pend;  // Interrupt pending flag
wire button;  // In this case, connected to EXTO
```

Listing 5-8 - CPU variables

Finally, the control unit and Datapath modules are instantiated, as well as some of the peripherals. The Listing 5-9 represents what was said above.

```
.i_int_pend(int_pend),
                                      // Interrupt pending flag
    .o_internal_cs(internal_cs),
                                     // Internal Control Signals
    .o alu cs(alu_cs),
                                     // ALU Control Signals
                                     // RAM Control Signals
    .o_ram_cs(ram_cs)
// Instantiate the Datapath
Datapath Datapath (
   .i_clk(i_clk),
.i_rst(i_rst),
                                      // FPGA Clock
                                      // Reset
    .i_internal_cs(internal_cs),
                                     // Internal Control Signals
   .i_alu_cs(alu_cs),
                                     // ALU Control Signals
                                     // RAM Control Signals
    .i_ram_cs(ram_cs),
                                     // RX line
    .i uart rx(i rx),
                                    // Button connected to EXTO
// TX line
    .i button (button),
    .o_uart_tx(o_tx),
                                    // Instruction Register
// Interrupt pending flag
    .o_ir(ir),
    .o_int_pend(int_pend),
    .o_leds(o_leds_in)
);
// Instantiate the SPI_Slave
SPI_Slave SPI_Slave(
   .i_scl(i_scl),
                                      // Master Clock (e.g STM32)
    .i_clk(i_clk),
                                     // FPGA Clock
                                     // Reset
   .i rst(i rst),
                                  // Master Out Slave In (data output from master)
// Chip/Slave Select
    .i_mosi(i_mosi),
    .i cs(i cs),
                                    // Master In Slave Out (data output from slave)
// SPI output data
    .o_miso(o_miso),
    .o_data(spi_data),
                                     // Output Clock Domain Crossing
    .o_sync(spi_leds_en)
);
// Instantiate the LEDS Controller
LEDS_Controller LEDS_Controller(
                                      // FPGA Clock
    .i_clk(i_clk),
    .i_rst(i_rst),
.i_en(1b1),
                                      // Reset
                                     // Enable the LEDS
    .i_data(o_leds_in),
                                     // LEDS in
                                     // LEDS mapped in Zybo-Z7 constraints file
    .o_leds(o_leds)
// Instantiate the Debounce module to debounce the Button connected to EXTO
Debounce EXTO Debounce (
    .i_clk(i_clk),
                                     // Clock
                                     // Reset
    .i rst(i rst),
                                     // Signal unstable
    .i_signal(i_button),
                                     // Signal stable
    .o_signal(button)
```

Listing 5-9 - CPU Module

## **5.3 Control Unit Module**

In this section was implemented the control unit system. In this case, after design all the subsystem in section 4.1, this same module was translated to Verilog code. The Listing 5-10 represents the respectively module inputs and outputs.

Listing 5-10 - Control Unit Module Inputs/Outputs

Next, it becomes necessary to declare some auxiliary variables to handle, for example, the state and the opcode received by the Datapath. These variables are represented in Listing 5-11.

```
// State variable
reg [4:0] state;

// Auxiliar register to handle the opcode
reg [7:0] AR;

// Decoded state
wire [4:0] decoded_state;
```

Listing 5-11 - Control Unit variables

As can be seen in Listing 5-11, an extra variable called *decoded\_state* was created to handle the output from the Decode Module, representing the state decoded. For more information about the decode module, please consult the section 4.1.1. However, further ahead in this section, the same will be presented and discussed.

Next, it becomes necessary to define the states. The Listing 5-12 represents the states definition with some comments allusive to the behavior of each one of them.

```
parameter s start = 5d0;
                               // Start state and provides an extra clock cycle for
the Jump instructions (because they change the PC on the execution stage)
parameter s fetch1 = 5d1;
                              // Fetch the first value from ROM
parameter s_{wait} = 5d2;
                               \ensuremath{//} Wait for ROM to put the value outside
                              // Fetch the second value from ROM
parameter s_fetch2 = 5d3;
                              // Extract the information from IR (opcode instruction)
parameter s_decode = 5d4;
                              // ADD state (ADD A Rn , ADD A direct , ADD A imme)
parameter s_add = 5d5;
                              // SUBB state (SUBB A Rn , SUBB A direct , SUBB A imme)
parameter s_subb = 5d6;
parameter s_addc = 5d7;
                              // ADDC state (ADDC A Rn , ADDC A direct , ADDC A imme)
parameter s_and = 5d8;
                              // AND state (ANL A Rn , ANL A direct , ANL A imme)
                              // OR state (ORL A Rn , ORL A direct , ORL A immediate)
parameter s_{or} = 5d9;
parameter s\_xor = 5d10;
                              // XOR state (XRL A Rn , XRL A direct ,XRL A immediate)
parameter s_mov_toA = 5d11;
                              // MOV to A state(MOV A Rn, MOV A direct, MOV A imme)
parameter s_mov_fromA = 5d12; // MOV from A state (MOV direct A, MOV Rn A)
                              // JC state
parameter s_jumpC = 5d13;
parameter s_jumpNC = 5d14;
                               // JNC state
                              // JZ state
parameter s_jumpZ = 5d15;
parameter s_jumpNZ = 5d16;
                               // JNZ state
                               // RETI state 1 (Extract from Stack the PC[15:8])
parameter s_reti1 = 5d17;
parameter s_reti2 = 5d18;
                               // RETI state 2 (Wait for RAM to output the SP value)
parameter s_reti3 = 5d19;
                               // RETI state 3 (Extract from Stack the PC[7:0])
```

Listing 5-12 - States definition

Then, to establish the communication between the Control Unit and the Datapath, the control signals designed in Figure 4-3 were translated to Verilog code. The Listing 5-13, Listing 5-14 and Listing 5-15 represents the internal, ALU and RAM control signals, respectively.

Listing 5-13 - Internal Control Signals

Listing 5-14 - ALU Control Signals

```
assign o_ram_cs = (AR == ADD_D || AR == ADDC_D || AR == SUBB_D || AR == ANL_D || AR == ORL_D || AR == XRL_D || AR == MOV_D) ? RAM_CS_RD_D :

(AR == ADD_R || AR == ADDC_R || AR == SUBB_R || AR == ANL_R || AR == ORL_R || AR == ANL_R || AR == MOV_R) ? RAM_CS_RD_R :

(AR == MOV_AD) ? RAM_CS_WR_D :

(AR == MOV_AD) ? RAM_CS_WR_B :

(AR == RETI) ? RAM_CS_RD_SP :

(AR == INTERRUPT) ? RAM_CS_WR_SP : RAM_CS_DEFAULT;
```

Listing 5-15 - RAM Control Signals

Therefore, to decode the opcode received by the Datapath, the module instantiates the Decoder Module, as can been seen in Listing 5-16.

```
Decoder Decoder(
    .i_opcode(AR),
    .decoded_state(decoded_state)
);
```

Listing 5-16 - Decoder Module Inputs/Outputs

In a more technical perspective, the Decoder module behavior can be visualized in Listing 5-17.

```
assign decoded state = (i opcode == ADD R || i opcode == ADD D || i opcode == ADD C) ?
s_add :
                       (i_opcode == SUBB_R || i_opcode == SUBB_D || i_opcode ==
SUBB_C) ? s_subb :
                       (i_opcode == ADDC_R || i_opcode == ADDC_D || i_opcode ==
ADDC_C) ? s_addc :
                       (i_opcode == ANL_R || i_opcode == ANL_D || i_opcode == ANL_C) ?
s_and :
                       (i opcode == ORL R || i opcode == ORL D || i opcode == ORL C) ?
s_or :
                       (i opcode == XRL R || i opcode == XRL D || i opcode == XRL C) ?
s_xor :
                       (i_opcode == MOV_R || i_opcode == MOV_D || i_opcode == MOV_C) ?
s_mov_toA :
                       (i_opcode == MOV_AR || i_opcode == MOV_AD) ? s_mov_fromA :
                       (i opcode == JC) ? s jumpC :
                       (i_opcode == JNC) ? s_jumpNC
                       (i opcode == JZ) ? s jumpZ :
                       (i_opcode == JNZ) ? s_jumpNZ
                       (i opcode == RETI) ? s reti1 : s start;
```

Listing 5-17 - Decoder Module behavior

As can be seen in Listing 5-17, with this approach the system is able to save several states, since, for example, all addition operations are in a single state, differing only the type of input operands for the ALU module.

Finally, the control unit state machine designed in the Design phase in Figure 4-1, was translated to code. The Listing 5-18 represents the Control Unit state machine.

```
always @ (posedge i_clk)
begin
   if (i_rst == 1b1)
   begin
      state <= s_start;</pre>
```

```
end
else
begin
    // If exist a valid interrupt to handle
    if (i_int_pend == 1b1)
    begin
        AR = INTERRUPT;
        state <= s_start;
    end
    // Else
    else begin
        case (state)
            s_start:
                state <= s fetch1;
            state <= s_fetch2;
s_wait:</pre>
            s_fetch1:
                begin
                    AR = i_ir;
                     state <= s_fetch3;</pre>
                end
             s_fetch2:
                 state <= s decode;
             s decode:
                state <= decoded state;
             s retil:
                 state <= s_reti2;</pre>
             s reti2:
                state <= s_reti3;</pre>
            default:
                state <= s_start;
        endcase
    end
end
```

Listing 5-18 - Control Unit State Machine

## 5.4 Datapath Module

The Datapath must be able to perform all data operations. In this case, this module must receive the control signals provided by Control Unit and some other additionally parameters and provides the opcode or even a flag responsible for identifying if a new interrupt is illegible or not to run. The respectively module interface can be found in Listing 5-19.

```
module Datapath (
                                                    // Clock
    input i_clk,
                                                   // Reset
// Internal Control Signals
    input i_rst,
    input [I_CS_LEN-1:0] i_internal_cs,
    input [ALU_CS_LEN-1:0] i_alu_cs,
                                                   // ALU Control Signals
    input [RAM_CS_LEN-1:0] i_ram_cs,
                                                    // RAM Control Signals
    input i_uart_rx,
                                                    // UART RX Line
                                                    // Button
    input i button,
    output o_uart_tx,
output [7:0] o_ir,
                                                    // UART TX Line
                                                    // Opcode / OP1
    output o_int_pend,
                                                    // Interrupt to process
    output [7:0] o_leds
                                                    // LED's
```

Listing 5-19 - Datapath Module Inputs/Outputs

Next, after creating all variables to handle all the system operations, it becomes necessary to instantiate all worker modules already explained in the Design phase. As there are several modules and the process is the same for all of them, the instantiation of the ALU module, Timer 0 and UART interrupt will be shown. The Listing 5-20, Listing

5-21 and Listing 5-22 represents, respectively, the ALU, Timer 0 and UART interrupt module in the Datapath.

```
ALU ALU(
    .i operation(alu op),
                                                 // ALU operation
    .i_src1(alu_src1),
.i_src2(alu_src2),
                                                 // ALU source #1
                                                 // ALU source #2
    .i_srcC(alu_srcC),
.i_srcAc(alu_srcAc),
                                                 // ALU source carry
                                                 // ALU source auxiliary carry
    .o des1(alu des),
                                                 // ALU destination value
    .o desC(alu desC),
                                                 // ALU destination carry
    .o desAc(alu desAc),
                                                 // ALU destination auxiliary carry
                                                 // ALU destination overflow
    .o_desOv(alu_desOv)
```

Listing 5-20 - ALU Module in Datapath

```
Timer Timer0 (
    .i clk(i clk),
                                                        // Clock
    .i rst(i rst),
                                                        // Reset
    .i_tmod(tmod),
.i thx(th0),
                                                        // TMOD
                                                        // THO
    .i_tlx(tl0),
.i_trx(tcon[4]),
                                                       // TL0
                                                       // TR0
    .i_intx(ie[1]),
.o_thx(th0_tim_out),
                                                       // INTO
                                                       // THO updated
    .o_tlx(tl0_tim_out),
.o_tfx(tf0_tim_out),
                                                       // TLO updated
                                                       // TFO (overflow flag)
    .o en(tim0 en)
                                                       // Timer is running
```

Listing 5-21 - Timer Module in Datapath

Listing 5-22 - UART Interrupt Module in Datapath

Next, it becomes necessary to assign all flags that will feed each module. In this case, and as one more time all of them follows the same protocol, will be show how the ALU and Interrupts flags are updated. The Listing 5-23 and Listing 5-24 represents, respectively, the ALU and Interrupts flags.

```
// Assign the ALU operation
assign alu_op = i_alu_cs;
// Assign the ALU source #1
assign alu_src1 = (i_alu_cs == ALU_CS_ADD || i_alu_cs == ALU_CS_SUB || i_alu_cs ==
ALU_CS_ADDC || i_alu_cs == ALU_CS_AND || i_alu_cs == ALU_CS_OR || i_alu_cs =
ALU CS XOR) ? acc : 8d0;
// Assign the ALU source #2
// 1) Direct address or Register
// 2) Immediate
assign alu_src2 = ((i_alu_cs == ALU_CS_ADD || i_alu_cs == ALU_CS_SUB || i_alu_cs ==
ALU_CS_ADDC || i_alu_cs == ALU_CS_AND || i_alu_cs == ALU_CS_OR || i_alu_cs =
ALU_CS_XOR) && (i_ram_cs == RAM_CS_RD_D || i_ram_cs == RAM_CS_RD_R)) ? addr_mapped :
// Assign the ALU carry source
// 1) If op is ADDC or SUB ==> psw[7]
// 2) Else ==> 0
assign alu srcC = (i alu cs == ALU CS ADDC || i alu cs == ALU CS SUB) ? psw[7] : 0;
```

Listing 5-23 - ALU flags in Datapath

```
// External 0 Interrupt is enabled when:
// EA = 1 && EX0 = 1
assign ext0_int_en = (ie[7] == 1b1 && ie[0] == 1b1) ? 1b1 : 1b0;

// Timer 0 Interrupt is enable when:
// EA = 1 && ET0 = 1
assign tim0_int_en = (ie[7] == 1b1 && ie[1] == 1b1) ? 1b1 : 1b0;

// UART Interrupt is enable when:
// EA = 1 && ES0 = 1
assign uart_int_en = (ie[7] == 1b1 && ie[4] == 1b1) ? 1b1 : 1b0;

// Update the interrupt flag that will signal the CPU that will be a new interrupt to process
assign o_int_pend = tim0_int_one_pulse | ext0_int_one_pulse | uart_int_one_pulse;
// Update the button status that will connect to External Interrupt 0
assign ext0_button = i_button;
```

Listing 5-24 - Interrupt flags in Datapath

Note that, in the Listing 5-24, the *o\_int\_pend* flag, responsible to signal the Control Unit that is a valid and illegible interrupt to process, is updated with variables of type *one\_pulse*. This happens since the Control Unit should only be alerted once, to be able to prepare the new interruption by saving the address of the next instruction on the stack, as mentioned in section 4.3.5. This module can be found in Listing 5-25 and its utilization can be found in Listing 5-26.

```
module OneShot(
   input i_clk,
                                // Clock source
                               // Reset
// Input signal
   input i_rst,
   input i signal,
   output o_one_shot
                               // One shot signal
   // Register
   reg signal dly;
    // Initial conditions
   initial begin
       signal_dly <= 1b0;
    // One shot
    always @(posedge i_clk)
   begin
       if(i_rst == 1b1)
           signal_dly <= 1b0;
       end
       else begin
           signal_dly <= i_signal;
       end
    // Assign the output
    assign o_one_shot = i_signal & ~signal_dly;
endmodule
```

Listing 5-25 - OneShot Module behavior

```
// Instantiate the One-Shot circuit to Timer O Interrupt
OneShot OneShot TIMO INT (
   .i_clk(i_clk),
                                           // Clock
   .i_rst(i_rst),
                                          // Reset
   .i signal(tim0 int in),
                                          // Input signal
   .o_one_shot(tim0_int_one_pulse)
                                          // One shot signal
// Instantiate the One-Shot circuit to External O Interrupt
OneShot OneShot_EXTO_INT (
                                           // Clock
   .i_clk(i_clk),
   .i rst(i rst),
                                           // Reset
   .i_signal(ext0_int_in),
                                           // Input signal
```

#### Implementation

Listing 5-26 - OneShot in Datapath

Finally, to update the Instruction Register, the Program Counter and the Interruptions status, the following code blocks were developed.

```
always @(posedge i_clk)
begin
    if(i_rst == lb1)
    begin
        IR <= 0;
    end
    else if(i_internal_cs == IR_PC_LOAD1 || i_internal_cs == IR_PC_LOAD2)
    begin
        IR <= rom_out;
    end
end</pre>
```

Listing 5-27 - Instruction Register

As can be seen in Listing 5-27, the Instruction Register, more known as IR, is updated, assuming the value from the ROM output, when the state is fetch1 or fetch2.

The Listing 5-28 represents the Interrupts manager.

```
always @(posedge i_clk)
begin
    if(i rst == 1b1)
    begin
       ext0_int_req = 1b0;
        tim0_int_req = 1b0;
       uart_int_req = 1b0;
       if(ext0 int status == 1b1) begin
                                              // Occurred a valid interrupt in EXTO
           ext\overline{0}_int_req = 1b1;
                                               // The EXTO interrupt is already taken
        else if (ext0 int in == 1b1) begin
           ext0_int_req = 1b0;
        if(uart int status == 1b1) begin
                                               // Occurred a valid interrupt in UART
           uart_int_req = 1b1;
        else if (uart_int_in == 1b1) begin
                                               // The UART interrupt is already taken
           uart int req = 1b0;
        if(tim0_int_status == 1b1) begin
                                               // Occurred a valid interrupt in TIMO
           tim0_int_req = 1b1;
        else if (tim0 int in == 1b1) begin
                                               // The TIMO interrupt is already taken
           tim0_int_req = 1b0;
        end
```

Listing 5-28 - Interrupts Manager

As can be seen in Listing 5-28, if occurred a valid interrupt, the respective interrupt request is set to logic level high. Otherwise, it remains in the zero value.

Additionally, the easier way of introducing new interruptions in the system should be highlighted.

The Listing 5-29 represents how the Program Counter, more known as PC, is updated.

```
always @ (posedge i clk)
    if(i_rst == 1b1)
    begin
        PC <= 0;
        ext0 int on = 1b0;
        tim0 int on = 1b0;
        uart int on = 1b0;
    else
    begin
        case (i_internal_cs)
            IR PC LOAD1: begin
                 /\overline{/} Priority #1
                 if(ext0 int req == 1b1) begin
                                                    // If the EXTO interrupt is pending
                     PC <= ISR_EXTO_ADDR;
                                                      // Update the PC
                     ext0 int in <= 1b1;
                                                      // Update the flag
                     PC_save <= PC;</pre>
                                                       // Save the next instruction
                // Priority #2
                 else if(uart int req == 1b1) begin // If the UART interrupt is pending
                     PC <= ISR_UART_ADDR; // Update the PC uart_int_in <= 1b1; // Update the flag
                     PC_save <= PC;</pre>
                                                      // Save the next instruction
                 // Priority #3
                 else if(tim0 int req == 1b1) begin // If the TIM0 interrupt is pending
                     PC <= ISR_TIMO_ADDR; // Update the PC tim0_int_in <= lb1; // Update the flag
                     PC save <= PC;
                                                      // Save the next instruction
                 else begin
                    PC <= PC + 1;
                                                      // Normal (Sequential) execution
            IR PC LOAD2: begin
                                                      // 2nd Fetch (1 address machine)
                 \overline{PC} \leftarrow PC + 1;
            JMP C LOAD: begin
                                                       // JC rel
                if (psw[7] == 1b1)
            JMP_NC_LOAD: begin
                                                      // JNC rel
                 if (psw[7] == 1b0)
                    PC <= o ir;
            JMP Z LOAD: begin
                                                      // JZ rel
                if (acc == 8d0)
                    PC <= o_ir;
             JMP NZ LOAD: begin
                                                      // JNZ rel
                if (acc != 8d0)
                    PC <= o_ir;
             end
            RETI1 CS: begin
                PC <= {ram_out, 8d0};
                                                      // Extract from Stack the PC[15:8]
            RETI2 CS: begin
                                                       // Wait for RAM to output the SP
value
             RETI3 CS: begin
                 PC <= (PC | ram_out);
                                                      // Extract from Stack the PC[7:0]
                ext0_int_in <= 1b0;
tim0_int_in <= 1b0;
uart_int_in <= 1b0;
                                                      // Clear the flag
                                                      // Clear the flag
                                                      // Clear the flag
            end
        endcase
    end
end
```

Listing 5-29 - Program Counter

As can be seen in Listing 5-29, in fetch1 state, or where the internal control signal is *IR\_PC\_LOAD1*, the interrupts requests are checked. This verification takes place in this state, as this is the only way to guarantee that the normal flow of the program is correctly established after returning from the interrupt. Additionally, it is possible to check the priority level that, by default, each interrupt assumes in the system.

Finally, it is possible to visualize how the jumps are performed and how the interruption return process is performed in the PC view. In a more technical perspective, in one first phase, the Program Counter extracts the most significant eight-bit value from the RAM memory pointed by the stack pointer. Next, the Stack Pointer is incremented, and system waits one clock cycle for the value pointed by this value be stable. In the last step, the PC is completed with its least significant eight bits read from memory and the interrupt flags are cleared.

#### 5.5 ALU Module

As already discussed in section 4.3.3, this module implements the Arithmetic and Logical Unit module. The interface provided by the ALU module is represented in Listing 5-30.

```
module ALU(
    input[ALU_CS_LEN-1:0] i_operation,
    input[7:0] i_src1,
    input[7:0] i_src2,
    input i_srcC,
    input i_srcAc,
    output reg [7:0] o_des1,
    output reg o_desC,
    output reg o_desAc,
    output reg o_desOv
);
```

Listing 5-30 - ALU Module Inputs/Outputs

Next, it was necessary to perform some operations to prepare the additions and subtractions between the two sources. These operations are carried out through combinational logic and serve as a support for later, the flags of the PSW register to be properly updated. The Listing 5-31 and Listing 5-32 represents the aforementioned.

```
assign add1 = {1b0,i src1[3:0]};
assign add2 = {1b0, i src2[3:0]};
assign add3 = add1+add2;
assign addC = {4b0000, i srcC};
assign add3C = add3 + addC;
assign add4 = {1b0,i_src1[6:4]};
assign add5 = {1b0, i src2[6:4]};
assign add6 = {3b0, add3[4]};
assign add6C = \{3b0, add3C[4]\};
assign add7 = add4+add5+add6;
assign add7C = add4+add5+add6C;
assign add8 = \{1b0, i src1[7]\};
assign add9 = {1b0, i src2[7]};
assign add10 = \{1b0, add7[3]\};
assign add10C = {1b0,add7C[3]};
assign add11 = add8 + add9 + add10;
```

```
assign add11C = add8 + add9 + add10C;
```

Listing 5-31 - ALU ADD assigns

```
wire [4:0] sub1, sub2, sub3, sub4;
wire [3:0] sub5, sub6, sub7, sub8;
wire [1:0] sub9, suba, subb, subc;

assign sub1 = {lb1,i_src1[3:0]};
assign sub2 = {lb0,i_src2[3:0]};
assign sub3 = {4b0,i_src2};
assign sub4 = sub1-sub2-sub3;

assign sub5 = {lb1,i_src1[6:4]};
assign sub6 = {lb0,i_src2[6:4]};
assign sub7 = {3b0, !sub4[4]};
assign sub8 = sub5-sub6-sub7;

assign sub9 = {lb1,i_src1[7]};
assign suba = {lb0,i_src2[7]};
assign subb = {lb0,!sub8[3]};
assign subc = sub9-suba-subb;
```

Listing 5-32 - ALU SUBB assigns

Finally, through the *i\_operation* data field, it becomes possible to know which operation to perform and which flags should or should not be updated. The Listing 5-33 represents the ALU module behavior.

```
always @(*)
begin
    case(i operation)
        ALU_CS_ADD: begin
            o des1 = {add11[0],add7[2:0],add3[3:0]};
            o_desC = add11[1];
            o desAc = add3[4];
            o desOv = add11[1] ^ add7[3];
        ALU CS ADDC: begin
            o des1 = {add11C[0],add7C[2:0],add3C[3:0]};
            o desC = add11C[1];
            o desAc = add3C[4];
            o_desOv = add11C[1] ^ add7C[3];
        ALU CS SUB: begin
            o des1 = {subc[0], sub8[2:0], sub4[3:0]};
            o desC = !subc[1];
            o desAc = !sub4[4];
            o desOv = !subc[1] ^ !sub8[3];
        ALU CS AND: begin
            o_des1 = i_src1 & i_src2;
        ALU CS XOR: begin
            o_des1 = i_src1 ^ i src2;
        ALU CS OR: begin
            o_{des1} = i_{src1} \mid i_{src2};
    endcase
```

Listing 5-33 - ALU behavior

As can be seen in Listing 5-33, it is possible to achieve a high level of modularity, making the process of adding new operations in the ALU module easier.

#### 5.6 SFR Module

As already discussed in 4.3.4 section, this module is implemented as a register file and capable of writing and reading n SFR's in one only clock cycle, greatly increasing the system performance. The respectively module inputs and outputs can be visualized in Listing 5-34.

```
module SFRs (
     input i_clk,
                                              // Clock
     input i_rst,
input [7:0] i_acc,
                                             // Reset
                                         // Reset
// ACC to write
// PSW to write
// IE to write
// SP to write
// TMOD to write
// THO to write
// TLO to write
// TCON
// SCON
// SBUF
// P2
     input [7:0] i_psw,
     input [7:0] i_ie,
     input [7:0] i sp,
     input [7:0] i_tmod,
     input [7:0] i_th0,
     input [7:0] i_t10,
     input [7:0] i_tcon,
     input [7:0] i_scon,
     input [7:0] i_sbuf,
     input [7:0] i p2,
                                             // P2
     input [SFR_OP_LEN-1:0] i_op, // Operation
    input i_parity,
output [7:0] o_acc,
                                             // Parity flag to feed the PSW
                                             // ACC
                                           // Parity flag
// PSW
// IE
// Stack Pointer
// TMOD
     output o_parity,
     output [7:0] o_psw,
     output [7:0] o_ie,
     output [7:0] o sp,
     output [7:0] o_tmod,
                                             // TH0
     output [7:0] o th0,
     output [7:0] o_t10,
                                             // TL0
     output [7:0] o_tcon,
                                              // TCON
     output [7:0] o_scon,
                                              // SCON
     output [7:0] o_sbuf,
                                              // SBUF
     output [7:0] o p2
```

Listing 5-34 - SFR Module Inputs/Outputs

The module behavior can be visualized in Listing 5-35.

```
// Instantiate the Accumulator
ACC ACC (
    .i_clk(i_clk),
    .i_rst(i_rst),
    .i_byte(i_acc),
    .i_op(i_op),
    .o_acc(o_acc),
    .o_parity(o_parity)
// Instantiate the PSW
PSW PSW (
    .i_clk(i_clk),
    .i_rst(i_rst),
    .i_byte(i_psw),
    .i_parity(i_parity),
    .i_op(i_op),
    .o_psw(o_psw)
// Instantiate the IE
   .i_clk(i_clk),
    .i_rst(i_rst),
    .i_byte(i_ie),
    .i op(i op),
    .o_ie(o_ie)
// Instanciate the TMOD
SP SP (
    .i_clk(i_clk),
    .i rst(i rst),
```

```
.i_byte(i_sp),
     .i_op(i_op),
    .o_sp(o_sp)
// Instanciate the TMOD
TMOD TMOD (
    .i_clk(i_clk),
    .i_rst(i_rst),
.i_byte(i_tmod),
    .i_op(i_op),
    .o_tmod(o_tmod)
// Instanciate the TMOD
THO THO(
    .i_clk(i_clk),
.i_rst(i_rst),
    .i_byte(i_th0),
    .i_op(i_op),
    .o_th0(o_th0)
);
// Instanciate the TMOD
TLO TLO(
    .i_clk(i_clk),
     .i_rst(i_rst),
    .i_byte(i_t10),
    .i_op(i_op),
    .o_t10(o_t10)
);
// Instanciate the TCON
TCON TCON (
    .i_clk(i_clk),
.i_rst(i_rst),
    .i_byte(i_tcon),
    .i_op(i_op),
    .o_tcon(o_tcon)
// Instanciate the SCON
SCON SCON (
    .i_clk(i_clk),
.i_rst(i_rst),
    .i_byte(i_scon),
     .i_op(i_op),
     .o_scon(o_scon)
// Instanciate the SBUF
SBUF SBUF (
    .i_clk(i_clk),
.i_rst(i_rst),
    .i_byte(i_sbuf),
    .i_op(i_op),
    .o_sbuf(o_sbuf)
// Instanciate the P2 \,
P2 P2 (
    .i_clk(i_clk),
    .i_rst(i_rst),
    .i_byte(i_p2),
    .i_op(i_op),
    .o_p2(o_p2)
```

Listing 5-35 - SFR Module

As can been seen in Listing 5-34 and Listing 5-35, this module is a literal translation of the scheme carried out in the design phase and which is shown in Figure 4-7. It is worth emphasizing once again how easy it is to add new SFR's to the system.

#### 5.6.1 Bit addressable

As the 8051 has some memory locations and SFR's that are bit and non-bit addressable, the Listing 5-36 and Listing 5-37 shows one example of a Special Function Register which is bit-addressable. In this case, the SFR IE, responsible for activating or deactivating the interruptions in the system.

Listing 5-36 - IE Module Inputs/Outputs

```
always @ (posedge i_clk)
begin
    if (i_rst == lb1) begin
        ie <= 8d0;
end
    else begin
        if (i_op & OP_IE_WR_BYTE) begin
              ie <= i_byte;
end
    else if (i_op & OP_IE_WR_BIT) begin
        if (i_byte[0] == lb1) begin
              ie(i_byte[3:1]) <= lb1;
    end
    else begin
        ie[i_byte[3:1]] <= lb0;
    end
    else begin
        ie[i_byte[3:1]] <= lb0;
    end
    end
end
end</pre>
```

Listing 5-37 - IE Module Behavior

Note that, if the operation type is a bit write operation, the bit value is specified in the first position (LSB) of the byte filed, and the address in position one to three of the same byte, thus saving resources. In this case, save two extra fields and make all the program's special registers follow the same protocol.

#### 5.6.2 Non-bit addressable

In this case, the SFR TMOD, responsible for defining the timer operation modes, is shown as an example of one Special Function Register that is not bit-addressable. The Listing 5-38 and Listing 5-39 represents the respectively SFR implementation.

Listing 5-38 - TMOD Module Inputs/Outputs

```
always @(posedge i_clk)
begin
    if (i_rst == 1b1) begin
        tmod <= 8d0;
    end
    else begin
        if (i_op & OP_TMOD_WR_BYTE) begin</pre>
```

```
tmod <= i_byte;
end
end
end</pre>
```

Listing 5-39 - TMOD Module

It should be noted that regardless of whether the respective SFR is bit addressable or not, the interface with the SFR module is the same, having the same inputs and outputs.

## 5.7 Interrupt Module

As mentioned in topic 4.3.5, a generic module was created to handle microprocessor interrupts. The Listing 5-40 represents the module's interface, that is, it's inputs and outputs.

Listing 5-40 - Interrupt Inputs/Outputs Module

As can been seen in Listing 5-40, this module has as inputs the clock and the reset source, an enable flag, which, later, will be connected to the enable bits of the special register IE (Figure 4-11) of the respective interrupt, and two other flags representing if the interrupt is already in progress and the interrupt request. As output, this module provides the status of the interrupt, saying whether it is eligible to be serviced.

In this context, it becomes necessary to have a mechanism that allows memorizing the last status of the interruption so that the transition is felt and detected. The Listing 5-41 represents this same mechanism, where for all clock pulses the last interrupt is memorized.

Listing 5-41 - Memorize last Interrupt status

Finally, if there is a positive transition on the interrupt pin, if it is enabled and if the is not executing at the moment, the interrupt is eligible to run. The code that implements this functionality is represented in the Listing 5-42.

```
always @ (posedge i_clk)
    begin
    if (i_rst == 1b1)
        int_pend <= 1b0;
    else if (i_int_req == 1b1 && int_req_last == 1b0 && i_en == 1b1 && i_int==1b0)</pre>
```

```
int_pend <= 1b1;
else begin
    int_pend <= 1b0;
end
end</pre>
```

Listing 5-42 - Update the Interrupt status

#### **5.8 Timer Module**

As mentioned in section 4.4.1, a timer with all four modes was implemented. The Listing 5-43 represents the respectively interface, where can be visualized it's inputs and outputs.

```
module Timer (
    input i_clk,
                              // Clock source
    input i rst,
                             // Reset
    input [7:0] i_tmod,
                             // Modes
                             // THx received by THx SFR
    input [7:0] i_thx,
    input [7:0] i_tlx,
                             // TLx received by TLx SFR
    input i trx,
                             // TRx received by (TCON[4] \text{ if } x = 0 \text{ or } TCON[6] \text{ if } x = 1)
    input i_intx,
                              // INTx Received by (IE[1] if x = 0 or IE[3] if x = 0)
    output [7:0] o_thx,
                             // THx updated
    output [7:0] o_tlx,
                             // TLx updated
    output o_tfx,
                             // Overflow flag (TCON[5] if x = 0 or TCON[7] if x = 1)
    output o_en
                              // Timer/Counter is enable
```

Listing 5-43 - Timer Inputs/Outputs

As can been seen in Listing 5-43, the module follows exactly the designed in Design phase, more specifically in Figure 4-12.

Next, it becomes necessary to define the enable flag. This flag must be active when:

- 1. If  $\underline{\text{Gate}} = 1$ , timer x will be active only when  $\underline{\text{TRx}} = 1$  and  $\underline{\text{INTx}} = 1$
- 2. If Gate = 0, timer x will be active when TRx = 1 (Software control)

Where x is means 0 (Timer 0) or 1 (Timer 1), because the module can implement both of them. The implementation is represented in Listing 5-44.

Then, in order for the data to be all synchronized, the code represented in Listing 5-45 was implemented.

```
if (i_thx != thx) begin
    thx <= i_thx;
end
if (i_tlx != tlx) begin
    tlx <= i_tlx;
end
if (i_tmod != tmod) begin
    tmod <= i_tmod;
end</pre>
```

Listing 5-45 - Timer update internal registers

Finally, to implement the four timer modes, the code represented in Listing 5-46 was developed.

```
case (i tmod[1:0])
   TIMER MODE 0: begin
        \{tfx, thx, tlx[4:0]\} \le \{1b0, thx, tlx[4:0]\} + 1b1;
    TIMER MODE 1: begin
       \{tx, thx, tlx\} \le \{1b0, thx, tlx\} + 1b1;
   TIMER MODE 2: begin
       if (tlx == 8b1111 1111) begin
            tfx <= 1b1;
            tlx <= thx;
        else begin
           tlx \le tlx + 8h1;
            tfx <= 1b0;
        end
   TIMER MODE 3: begin
        \{tfx, tlx\} \le \{1b0, tlx\} + 1b1;
   default: begin
       tmod <= 0;
        thx \leq 0;
        tlx <= 0;
        tfx <= 0;
   end
endcase
```

Listing 5-46 - Timer modes implementation

For example, and as can be seen in Listing 5-46, if the timer was programmed to execute in the eight-bits with auto reload, or mode number two, if the overflow occurs, the overflow flag is updated and the TLO register 0 is reloaded with the content specified in THO. If not, the counter variable, TLO, is incremented and the overflow flag is maintained at logical level zero.

## **5.9 UART Module**

In this section, the Figure 4-15 was translated into Verilog code. Listing 5-47 represents the UART module implementation.

```
module UART (
    input i clk,
                                             // Clock source
    input i rst,
                                            // Reset
    input i_rx_serial,
input i_rx_en,
input [7:0] i_tx_data,
input i_tx_en,
                                            // RX line
                                            // RX enable flag
                                            // TX data to transmit
                                            // TX enable flag
                                            // RX done flag
    output o rx done,
    output [7:0] o_rx_data,
                                            // RX data received
    output o tx done,
                                            // TX done flag
                                            // TX line
    output o_tx_serial
    // Instantiate the UART Receiver
    UART RX UART RX (
        .i_clk(i_clk),
                                             // Clock source
        .i rst(i rst),
                                            // Reset
                                            // Receive bit (RX line)
         .i_rx_serial(i_rx_serial),
        .i en(i rx en),
                                            // Enable reception
        .o_complete(o_rx_done),
.o_data(o_rx_data)
                                             // Complete flag
                                            // Output data
```

Listing 5-47 - UART Module

As can been seen in Listing 5-47, this module is responsible implement the Universal Asynchronous Receiver-Transmitter communication protocol. Also, it is possible to see that this module instantiates the UART receive and transmission module.

The module that implements the reception of characters through the serial port is represented in Listing 5-48.

```
module UART_RX(
    input i_clk,
                             // Clock source
                           // Reset
    input i_rst,
                          // Resetve bit (RX line)
// Enable bit
// Complete flag
// Output data
    input i_rx_serial,
    input i_en,
output o_complete,
    output [7:0] o data
   // States definition
   parameter s_idle = 3b000;
    parameter s_start_bit = 3b001;
   parameter s_data_bits = 3b010;
   parameter s_stop_bit = 3b011;
   parameter s_cleanup = 3b100;
    // Clocks per bit
    // CLKS_PER_BIT = CLOCK_FREQ / UART_FREQ
    // In this case, if the CLOCK_FREQ = 115MHz and UART_FREQ = 115200, we have:
    // ==> CLKS PER BIT = 125000000 / 115200 = 1085
    parameter CLKS_PER_BIT = 1085;
    // Variables
    reg [1:0] rx_data;
                                     // Bit received
                                // State
// Clock count
// Current bit index
    reg [2:0] state;
    reg [10:0] clock count;
    reg [2:0] bit_index;
    reg [7:0] byte;
                                      // Byte received
    reg complete;
                                      // Complete reception flag
    // Initial conditions
    initial begin
        state <= s_idle;</pre>
        clock_count <= 11d0;</pre>
        bit_index <= 3d0;
        byte <= 8d0;
        complete <= 1b0;
        rx_data <= 2b11;
    // RX State Machine
    always @(posedge i clk)
    begin
        if (i rst == 1b1) begin
            state <= s_idle;
            clock count <= 11d0;
            bit_index <= 3d0;
            byte <= 8d0;
            complete <= 1d0;
            rx_data <= 2b11;
```

```
end
        else begin
             rx_data <= {rx_data[0], i_rx_serial};</pre>
             case (state)
                 s_idle: begin
                     complete <= 1d0;
                      clock count <= 11d0;</pre>
                      bit_index <= 3d0;
                      if (rx_data[1] == 1b0 && i_en == 1b1) begin
    state <= s_start_bit;</pre>
                      end
                      else begin
                          state <= s_idle;
                      end
                 end
                  s_start_bit: begin
                      if (clock_count == (CLKS_PER_BIT-1)/2)
                      begin
                          if (rx_data == 1b0) begin
    clock_count <= 11d0;</pre>
                               state <= s_data_bits;
                          end
                          else begin
                              state <= s_idle;
                          end
                      end
                      else begin
                          clock_count <= clock count + 1;</pre>
                          state <= s_start_bit;
                      end
                 end
                  s_data_bits: begin
                      if (clock_count < (CLKS_PER_BIT-1)) begin</pre>
                          clock_count <= clock_count + 1;</pre>
                          state <= s_data_bits;
                      else begin
                          clock_count <= 11d0;</pre>
                          byte[bit_index] <= rx_data;</pre>
                          if (bit_index < 7) begin
   bit_index <= bit_index + 1;</pre>
                               state <= s_data_bits;
                          else begin
                              bit_index <= 3d0;
                               state <= s_stop_bit;
                          end
                      end
                 end
                  s_stop_bit: begin
                      if (clock_count < (CLKS_PER_BIT-1)) begin
                          clock_count <= clock_count + 1;</pre>
                          state <= s_stop_bit;
                      end
                      else begin
                          complete <= 1b1;</pre>
                          clock_count <= 11d0;</pre>
                          state <= s_cleanup;
                      end
                 end
                  s_cleanup: begin
                      state <= s_idle;
                      complete <= 1b0;
                  end
                 default: begin
                     state <= s_idle;
                 end
             endcase
        end
    // Assign the outputs
    assign o_complete = complete;
    assign o_data = byte;
endmodule
```

Listing 5-48 -UART Reception Module

As can been seen in Listing 5-48, the state machine developed in the Design phase, Figure 4-18, was translated into Verilog code. An important parameter that had to be calculated was the amount of time needed to acquire the bits from the data receiving line. In this case, knowing the clock frequency and the baud rate, just divide these two frequencies and you get the number of clock jumps needed to get something from the line. Note that, in this version, a baud rate of 115200 bits per second was assumed. However, it could be defined by a register and passed as a parameter to the respective module, not being implemented since it would not add complexity to the system.

Regarding to the transmission, the Listing 5-49 shows the UART transmission implementation.

```
module UART TX(
   input i clk,
                             // Clock source
    input i_rst,
input [7:0] i_byte,
                            // Reset
                           // Byte to transmit
    input i tx en,
                            // Enable
                            // Complete flag
    output o complete,
    output o_tx_serial
                           // Tx line
   );
   // States definition
   parameter s idle = 3b000;
   parameter s start bit = 3b001;
    parameter s_data_bits = 3b010;
    parameter s_stop_bit = 3b011;
    parameter s_cleanup = 3b100;
   parameter CLKS PER BIT = 1085;
    // Variables
    reg [2:0] state;
                                     // State
    reg [10:0] clock count;
                                    // Clock count
    reg [2:0] bit_index;
                                    // Current bit index
    reg [7:0] tx_data;
                                    // Byte to send
                                     // Complete reception flag
    rea complete;
                                    // TX line
   reg tx_serial;
    // Initial conditions
    initial begin
        state <= s idle;
        clock count <= 11d0;
        bit index <= 3d0;
        tx_data <= 8d0;</pre>
        tx serial <= 1b0;
        complete <= 1b0;
    // TX State Machine
    always @(posedge i_clk)
    begin
        if (i rst == 1b1) begin
            state <= s_idle;
            clock count <= 11d0;
            bit index <= 3d0;
            tx \overline{data} \le 8d0;
            complete <= 1b0;
            tx_serial <= 1b0;
        end
        else begin
           case (state)
                s_idle: begin
                    tx_serial <= 1b1;</pre>
                    complete <= 1d0;
                    clock_count <= 11d0;</pre>
                    bit_index <= 3d0;
                    if (i_tx_en == 1b1) begin
                        tx_data <= i_byte;
                        state <= s_start_bit;
                    end
                    else begin
```

```
state <= s_idle;
                         end
                    end
                    s_start_bit: begin
                         tx_serial <= 1b0;
if (clock_count < (CLKS_PER_BIT-1))</pre>
                         begin
                              clock_count <= clock_count + 1;</pre>
                              state <= s_start_bit;
                         end
                         else begin
                              clock_count <= 11d0;</pre>
                              state <= s_data_bits;
                         end
                    end
                    s_data_bits: begin
                         tx_serial <= tx_data[bit_index];</pre>
                         if (clock_count < (CLKS_PER_BIT-1)) begin
    clock_count <= clock_count + 1;</pre>
                              state <= s_data_bits;
                         end
                         else begin
                              clock_count <= 11d0;</pre>
                              if (bit_index < 7) begin</pre>
                                   bit_index <= bit_index + 1;
                                   state <= s_data_bits;
                              end
                              else begin
                                   bit_index <= 3d0;</pre>
                                   state <= s_stop_bit;
                              end
                         end
                    end
                    s_stop_bit: begin
                         tx_serial <= 1b1;</pre>
                         if (clock_count < (CLKS_PER_BIT-1)) begin
    clock_count <= clock_count + 1;</pre>
                              state <= s_stop_bit;</pre>
                         end
                         else begin
                              complete <= 1b1;
clock_count <= 11d0;</pre>
                              state <= s_cleanup;
                         end
                    end
                    s_cleanup: begin
                         state <= s_idle;
complete <= 1b0;</pre>
                    end
                    default: begin
                         state <= s_idle;
                    end
               endcase
         end
     end
     // Assign the outputs
    assign o_complete = complete;
assign o_tx_serial = tx_serial;
endmodule
```

Listing 5-49 - UART Transmission Module

Similar to the reception, the state machine of them Figure 4-17 was translated to Verilog code.

#### 5.10 SPI Module

In this section, the SPI implementation will be presented. In a more technical perspective, the designed in 4.4.3 was translated to Verilog code and the result is represented in Listing 5-50.

```
module SPI Slave (
   output[7:0] o_data, // Output data
   output o sync
                 // Output enable synchronized
   );
   // Data
   reg [7:0] data;
   // Assign the outputs
   assign o_miso = data[7];  // Data output from slave
   assign o data = data;
   // Initial Conditions
   initial begin
      data <= 8d0;
   // Instanciate the CDC (Clock Domain Crossing module)
      .i clk(i clk),
                            // Clock source
                          // Reset
// Input signal (not stable)
      .i_rst(i_rst),
      .i signal(i cs),
      .o_signal(o_sync)
                           // Output signal (stable one)
   // SPI State Machine
   always @(posedge i scl or posedge i rst)
   begin
      if (i rst == 1b1) begin
          data <= 8h0;
      else if (~i_cs) begin
          data <= {data[6:0], i mosi};
                                      // Left shift
endmodule
```

Listing 5-50 - SPI Implementation

Additionally, to deal with the <u>Metastability</u> problems caused by having two clock sources in the system, the module CDC, or Clock Domain Crossing, was developed. To better understand this problem please consult the section 4.4.3. The code developed is represented in Listing 5-51.

```
module CDC (
       input i_clk,
                           // Clock source
                          // Reset
       input i_rst,
       input i_signal,
                           // Input signal (not stable)
       output o_signal
                           // Output signal (stable one)
   );
   // Clock Domain Crossing implemented with 2 Flip-Flops
   reg [1:0] cdc;
   // Assign the stable signal (second Flip-Flop)
   assign o_signal = cdc[1];
    // Initial Conditions
   initial begin
```

#### Implementation

```
cdc <= 2d0;
end

// Clock Domain Crossing
always @(posedge i_clk or posedge i_rst)
begin
    if (i_rst) begin
        cdc <= 2b00;
    end
    else begin
        cdc <= {cdc[0], i_signal};
    end
end
end</pre>
```

Listing 5-51 - CDC Implementation

#### 5.11 Prescaler and Debounce Module

Additionally, to deal with the problem of bouncing real buttons, two modules were created, Prescaler and Debounce, which aim, respectively, to slow down the clock signal, to help the debounce technique, and debounce that same button.

The implementation of the modules mentioned above can be found in the Listing 5-52 and Listing 5-53.

```
module Prescaler (
                          // Higher Clock source
    input i_clk,
    input i_rst,
                          // Reset
    output o_en
                          // Slower Clock enable
    );
    reg[32:0] counter = 32d0;
parameter DIVISOR = 32d25000000; // o_em -> 5 Hz
    initial begin
        counter <= 32d0;
    always @(posedge i_clk)
    begin
     counter <= counter + 32d1;</pre>
     if(counter>=(DIVISOR-1))
        counter <= 32d0;</pre>
    end
    assign o en = (counter < DIVISOR/2) ? 1b1 : 1b0;
endmodule
```

Listing 5-52 - Prescaler Module Implementation

```
module Debounce(
                           // Clock
   input i clk,
                          // Reset
   input i_rst,
                           // Signal unstable
   input i_signal,
                          // Signal stable
   output o_signal
   // Variables
   wire slow_clk_en;
   wire os;
   parameter DEBOUNCE RESOLUTION = 2d3;
   reg [DEBOUNCE RESOLUTION-1:0] Q;
   reg out_signal;
   reg prev out;
   integer k;
    // Initial Conditions
   initial begin
```

#### Implementation

```
Q \le 3d0;
     // Instantiate the Slow Clock module to slow the clock
     Prescaler Prescaler(
        .i_clk(i_clk),
          .i_rst(i_rst),
          .o_en(slow_clk_en)
    // Shift the bits along the array always @(posedge\ slow\_clk\_en)
    begin
         if (i_rst) begin
         __ist) be Q <= 3d0; end
         else begin
    Q <= {Q[1],Q[0], i_signal};
end</pre>
    end
    // One shot assign os = Q[0] & Q[1] & \simQ[2];
    // Adjust one shot to CPU clock domain
    always @(posedge i_clk)
    begin
         if (os == 1b1 && prev_out == 1b0) begin
  out_signal = 1d1;
  prev_out = 1b1;
          end
          else if (prev_out == 1b1) begin
   out_signal = 1b0;
          end
         if (os == 1b0) begin
    prev_out = 1b0;
end
     end
     // Assign the output signal (Stable)
     assign o_signal = out_signal;
endmodule
```

Listing 5-53 - Debounce Module Implementation

## 6 Simulations

In this chapter, some simulations will be presented and duly documented.

#### **6.1 Arithmetic Instructions**

The Figure 6-1 represents the simulation of addition operations.



Figure 6-1 - Arithmetic Instructions Simulation (1)

In this case, it is possible to see that the first instruction is the addition between the accumulator and the direct, more specifically the direct value in the RAM position 2. After the execution, the accumulator value changes from zero to seven because the initial accumulator value is zero and the direct value is seven. Next, the operation performed is an ADD\_C, that means that the accumulator value will be summed with the content specified in the second operand, more specifically 127. In this case, the accumulator value is correctly updated. Finally, the last operation will sum the accumulator to a register. As the bank selected is zero and the register selected is R0, the accumulator value will be summed with the value on position number zero in RAM. Note that in each execution the PSW is correctly update, accordantly to the operation.

The Figure 6-2 represents the simulation others arithmetic operations.



Figure 6-2 - Arithmetic Instructions Simulation (2)

As can been seen in Figure 6-2, firstly the accumulator has the initial value zero and will be summed with the direct in position number two in RAM, that initial is seven. Because the carry is active and the type of operation is a add with carry, the final accumulator value is eight. Next, more operations are correctly performed, highlighting that the bank selected is now the bank one and the registers are found according to it.

## **6.2 Logical Instructions**

The Figure 6-3 represents the logical instructions simulation.



Figure 6-3 - Logical Instructions Simulation

As can been seen in Figure 6-3, all operations were correctly performed.

#### **6.3 Data Transfer Instructions**

The Figure 6-4 represents the data transfer instructions simulation, more precisely the process of transfer the contents of a register, direct or constant to the accumulator.



Figure 6-4 - Data Transfer Instruction Simulation (1)

As can been seen in Figure 6-4, the first operation is responsible to move the constant three to the accumulator. After the execution, the accumulator is updated with the number three. Therefore, the next operation is a MOV\_D, that means transfer the value from the RAM direct specified in the second byte to the accumulator. As the RAM in position umber two is seven, the accumulator is updated with this same number. Finally, the last operation is responsible to move the value from R1 to the accumulator. This test was correctly done, where the final accumulator value assumes the value two, the same value as R1.

The Figure 6-5 represents the data transfer instructions simulation, more precisely the process of transfer the accumulator content, to a register or a direct.



Figure 6-5 - Data Transfer Instruction Simulation (2)

As can been seen in Figure 6-5, the first operation is responsible to move the accumulator value, that initial is one, to the RAM in position one. After the execution, the RAM is updated where can been seen the position one changes from five (initial value) to one. Therefore, the operation responsible to move the accumulator value to a register is correctly performed. Finally, it was tested the process of move the accumulator value (0x7F in this case) to a specific special functional register. In this case, the operation was successfully performed, where the stack pointer (SP) changed from zero to 0x7F.

## **6.4 Jump Instructions**





Figure 6-6 - Jump Instructions Simulation

In this case, it is possible see that the initial accumulator value is zero and when the jump zero instruction is performed, the program jumps to the address specified in the second byte. After that, the next instruction is a jump carry and this one, unlike the other, is not performed, because the carry flag is set to zero. In this case, the program continues his normal execution and executes the next instruction, that is a add operation.

### 6.5 Timer

The Figure 6-7 represents the timer simulation.



Figure 6-7 - Timer Simulation

As can been seen in Figure 6-7, the program consists of programming the timer zero as eight bits with auto reload and start the timer. In this case, after executed these two operations, it is possible so see the special functional register, TMOD and TCON, changing these values accordingly. Next, the timer starts to count and when occurred an overflow, this same overflow is felt in the system and the TCON register is accordingly updated. Also, as the timer was programed as eight bits with auto reload, after the overflow the TLO loads the value form the THO, as expected.

## **6.6 Timer with Interrupts**

The Figure 6-8 represents the timer interrupt simulation.



Figure 6-8 - Timer with Interrupt Simulation

In this case, after the timer be programmed as eight bits with auto reload and the interrupts enable flags, EA and ETO, putting into logic level one, when an overflow occurs this same event is felt and the interrupt is, in the first moment, eligible to run. Next, the next instruction to be executed is saved in stack and the program counter is updated with the Timer 0 Interrupt Service Routine address (0x0B). Therefore, the two operations inside the ISR are correctly performed and when the RETI is called, the system pops from the stack the program counter and prepares the next instruction. In this context, the ISR came to end, and the system continues with its normal execution.

One important note is that when the timer overflows where the program is still executing the ISR, this same request is ignored (no nested interrupts).

## 7 Results

In this chapter some of the practical tests developed to test the correct functioning of the 8051 will be presented. The demonstration videos can be accessed ate the following link:

https://drive.google.com/drive/folders/1hcch4SVxVSkeRxfMuNn13xXOcp-1fp69?usp=share\_link

#### 7.1 Control the LEDs from UART

This test is responsible for demonstrating the correct functioning of the UART. As can be seen in the respective video, the user is able to send a character through the serial port and that same character is received at the FPGA and displayed on the LEDS.

## 7.2 Seconds counter with Interrupt and LEDs

This test is responsible for demonstrating the correct operation of the timer with interruption. To this end, a simple program was created that allowed the timer to overflow every one second and its interruption active. As can be seen in the respective video, every second the timer overflows, the interrupt is invoked, and it is shown on the LEDS.

# 7.3 Receive a byte from UART, display on LEDs and send it back through UART (all with Interrupts)

In this section a big test was made where the authors went to Keil uVision 5 IDE and wrote a simple program that basically allows the system to receive a byte from UART, display this same value on FPGA LEDs and send it back though UART, all this with interrupts. The code developed can be consulted in Figure 7-1.

```
#include <REG51F380 H>
CSEG AT OH
MATN:
   MOV A, #10010000B // MOV A, immediate
   MOV IE, A
                      // Set EA and ES0
   MOV A, #00010000B
                      // MOV A, immediate
   MOV SCONO, A
                       // Start Reception
                       // Loop
   JNC $
CSEG AT 23H
ISR UART:
                       // MOV A, immediate
   MOV A, #1
                      // ANL A, SCONO
   ANL A, SCONO
                       // Jump if receive data
    JNZ RECV DATA
                      // MOV A, immediate
   MOV A, #00010000B
   MOV SCONO, A
                       // Clear UART Transmission
   RETI
                       // Return
CSEG AT 50H
RECV DATA:
                 // MOV A, direct
// MOV P2, A
   MOV A, SBUF0
   MOV P2, A
   MOV A, #00011000B // MOV A, immediate
                       // Clear UART Reception
   MOV SCONO, A
   RETI
                       // Return
END
```

Figure 7-1 - Keil uVision 5 Assembly Program

Next, the code was compiled, and the hexadecimal code was accessed at /ProjectName/Objects/ProjectName.hex. The acquired content is represented in Figure 7-2.



Figure 7-2 - Hexadecimal code generated by Keil's compiler

In this case, it is possible to see that some fields are also generated. For example, the field responsible to identify the number of instructions per line, the program counter value of each line and the end directive. However, if compared the code segment to the assembly code written in Keil, it is possible to affirm that the code is identically. As a way of example, the 74 indicates the instruction of move a constant to the accumulator and the value 90 specifies the constant value.

After that, this block of code was introduced in the FPGA and the result can been seen in the respective video. The test was a success, where the user can send through UART one number, this same number is shown on the FPGA LED's and send it back through UART to the host machine. All this process implemented with Interrupts.

## 7.4 STM32 - Zybo communication via SPI

This test is responsible for demonstrating the correct communication via SPI from the STM32 and the Zybo FPGA. As can been seen in the respective video, the user can send through SPI a value from the STM32 to the FGPA, where this same value is shown on LED's.

## 7.5 External Interrupt through Push Button

This test represents the external interrupt through a push button. As can been seen in the respective video, the user can press the button, where this event is felt and the LED transitions to logic level one. However, it should be noted that a prescaler mechanism was also implemented, to lower the clock frequency, and a debounce mechanism to overcome the bounce characteristic of physical buttons.

## Appendix A

| Hex      | Bytes | Mnemonic     | Operands       |
|----------|-------|--------------|----------------|
|          |       |              | Орегиния       |
| 00       | 1     | NOP          | 1144           |
| 01<br>02 | 3     | AJMP<br>LJMP | addr11 addr16  |
| 03       | 1     | RR           | A              |
| 04       | 1     | INC          | A              |
| 05       | 2     | INC          | direct         |
| 06       | 1     | INC          | @RO            |
| 07       | 1     | INC          | @R1            |
| 08       | 1     | INC          | R0             |
| 09       | 1     | INC          | R1             |
| 0A       | 1     | INC          | R2             |
| 0B       | 1     | INC          | R3             |
| 0C       | 1     | INC          | R4             |
| 0D       | 1     | INC          | R5             |
| 0E       | 1     | INC          | R6             |
| 0F       | 1     | INC          | R7             |
| 10       | 3     | JBC          | bit. offset    |
| 11       | 2     | ACALL        | addr11         |
| 12       | 3     | LCALL        | addr16         |
| 13       | 1     | RRC          | A              |
| 14       | 1     | DEC          | A              |
| 15       | 2     | DEC          | direct         |
| 16       | 1     | DEC          | @R0            |
| 17       | 1     | DEC          | @R1            |
| 18       | 1     | DEC          | R0             |
| 19       | 1     | DEC          | R1             |
| 1A       | 1     | DEC          | R2             |
| 1B       | 1     | DEC          | R3             |
| 1C       | 1     | DEC          | R4             |
| 1D       | 1     | DEC          | R5             |
| 1E       | 1     | DEC          | R6             |
| 1F       | 1     | DEC          | R7             |
| 20       | 3     | JB           | bit, offset    |
| 21       | 2     | AJMP         | addr11         |
| 22       | 1     | RET          | ^              |
| 23       | 1     | RL           | A #:d          |
| 24       | 2     | ADD          | A. #immed      |
| 25       | 2     | ADD          | A. direct      |
| 26       | 1     | ADD          | A. @R0         |
| 27       | 1     |              | A. @R1         |
| 28<br>29 | 1     | ADD ADD      | A. R0<br>A. R1 |
| 29<br>2A | 1     | ADD          | A. R1<br>A. R2 |
| 2B       | 1     | ADD          | A. R2<br>A. R3 |
| 2B<br>2C | 1     | ADD          | A. R3<br>A. R4 |
| 2D       | 1     | ADD          | A. R5          |
| 2E       | 1     | ADD          | A. R5          |
| 2F       | 1     | ADD          | A. R7          |
| 30       | 3     | JNB          | bit. offset    |
| 31       | 2     | ACALL        | addr11         |
| 32       | 1     | RETI         |                |
| 33       | 1     | RLC          | A              |
| 34       | 2     | ADDC         | A. #immed      |
| 35       | 2     | ADDC         | A. direct      |
| 36       | 1     | ADDC         | A. @RO         |
| 37       | 1     | ADDC         | A. @R1         |
| 37       |       |              |                |
| 38       | 1     | ADDC         | A. RU          |
|          | 1     | ADDC         | A. R0<br>A. R1 |
| 38       |       |              | A. R1<br>A. R2 |

| CHAIX II |   |             |                |
|----------|---|-------------|----------------|
| 20       | 1 | ADDC        | A D4           |
| 3C       |   | <del></del> | A. R4          |
| 3D       | 1 | ADDC        | A. R5          |
| 3E       | 1 | ADDC        | A. R6          |
| 3F       | 1 | ADDC        | A. R7          |
| 40       | 2 | JC          | offset         |
| 41       | 2 | AJMP        | addr11         |
| 42       | 2 | ORL         | direct. A      |
|          |   | ·           | *              |
| 43       | 3 | ORL         | direct. #immed |
| 44       | 2 | ORL         | A. #immed      |
| 45       | 2 | ORL         | A. direct      |
| 46       | 1 | ORL         | A. @R0         |
| 47       | 1 | ORL         | A. @R1         |
| 48       | 1 | ORL         | A. R0          |
| 49       | 1 | ORL         |                |
|          |   |             | A. R1          |
| 4A       | 1 | ORL         | A. R2          |
| 4B       | 1 | ORL         | A. R3          |
| 4C       | 1 | ORL         | A. R4          |
| 4D       | 1 | ORL         | A. R5          |
| 4E       | 1 | ORL         | A. R6          |
| 4F       | 1 | ORL         | A. R7          |
|          |   |             |                |
| 50       | 2 | JNC         | offset         |
| 51       | 2 | ACALL       | addr11         |
| 52       | 2 | ANL         | direct. A      |
| 53       | 3 | ANL         | direct. #immed |
| 54       | 2 | ANL         | A. #immed      |
| 55       | 2 | ANL         | A. direct      |
|          |   |             |                |
| 56       | 1 | ANL         | A. @R0         |
| 57       | 1 | ANL         | A. @R1         |
| 58       | 1 | ANL         | A. R0          |
| 59       | 1 | ANL         | A. R1          |
| 5A       | 1 | ANL         | A. R2          |
| 5B       | 1 | ANL         | A. R3          |
| 5C       | 1 | ANL         |                |
|          |   |             | A. R4          |
| 5D       | 1 | ANL         | A. R5          |
| 5E       | 1 | ANL         | A. R6          |
| 5F       | 1 | ANL         | A. R7          |
| 60       | 2 | JZ          | offset         |
| 61       | 2 | AJMP        | addr11         |
| 62       | 2 | XRL         | direct. A      |
|          |   | XRL         | direct. #immed |
| 63       | 3 | ·           |                |
| 64       | 2 | XRL         | A. #immed      |
| 65       | 2 | XRL         | A. direct      |
| 66       | 1 | XRL         | A. @R0         |
| 67       | 1 | XRL         | A. @R1         |
| 68       | 1 | XRL         | A. R0          |
| 69       | 1 | XRL         | A. R1          |
|          |   |             |                |
| 6A       | 1 | XRL         | A. R2          |
| 6B       | 1 | XRL         | A. R3          |
| 6C       | 1 | XRL         | A. R4          |
| 6D       | 1 | XRL         | A. R5          |
| 6E       | 1 | XRL         | A. R6          |
| 6F       | 1 | XRL         | A. R7          |
| 70       | 2 | JNZ         | offset         |
|          |   |             |                |
| 71       | 2 | ACALL       | addr11         |
| 72       | 2 | ORL         | C. hit         |
| 73       | 1 | JMP         | @A+DPTR        |
| 74       | 2 | MOV         | A. #immed      |
| 75       | 3 | MOV         | direct. #immed |
| 76       | 2 | MOV         | @R0. #immed    |
|          | 2 | MOV         | @R1. #immed    |
| 77       |   |             |                |
| 78       | 2 | MOV         | R0. #immed     |
| 79       | 2 | MOV         | R1. #immed     |
| 7A       | 2 | MOV         | R2. #immed     |
| 7B       | 2 | MOV         | R3. #immed     |
|          |   |             |                |

| 7C  | 2 | MOV      | R4. #immed          |  |
|-----|---|----------|---------------------|--|
| 7D  | 2 | MOV      | R5. #immed          |  |
| 7E  | 2 | MOV      | R6. #immed          |  |
| 7F  | 2 | MOV      | R7. #immed          |  |
| 80  | 2 | SJMP     | offset              |  |
|     | 2 |          | addr11              |  |
| 81  |   | AJMP     |                     |  |
| 82  | 2 | ANL      | C. hit              |  |
| 83  | 1 | MOVC     | A. @A+PC            |  |
| 84  | 1 | DIV      | AB                  |  |
| 85  | 3 | MOV      | direct. direct      |  |
| 86  | 2 | MOV      | direct. @R0         |  |
| 87  | 2 | MOV      | direct. @R1         |  |
| 88  | 2 | MOV      | direct. R0          |  |
| 89  | 2 | MOV      | direct. R1          |  |
| 8A  | 2 | MOV      | direct. R2          |  |
| 8B  | 2 | MOV      | direct. R3          |  |
|     |   | -        | *                   |  |
| 8C  | 2 | MOV      | direct. R4          |  |
| 8D  | 2 | MOV      | direct. R5          |  |
| 8E  | 2 | MOV      | direct. R6          |  |
| 8F  | 2 | MOV      | direct. R7          |  |
| 90  | 3 | MOV      | DPTR. #immed        |  |
| 91  | 2 | ACALL    | addr11              |  |
| 92  | 2 | MOV      | bit. C              |  |
| 93  | 1 | MOVC     | A. @A+DPTR          |  |
| 94  | 2 | SUBB     | A. #immed           |  |
|     |   | -        | *                   |  |
| 95  | 2 | SUBB     | A. direct           |  |
| 96  | 1 | SUBB     | A. @R0              |  |
| 97  | 1 | SUBB     | A. @R1              |  |
| 98  | 1 | SUBB     | A. R0               |  |
| 99  | 1 | SUBB     | A. R1               |  |
| 9A  | 1 | SUBB     | A. R2               |  |
| 9B  | 1 | SUBB     | A. R3               |  |
| 9C  | 1 | SUBB     | A. R4               |  |
| 9D  | 1 | SUBB     | A. R5               |  |
| 9E  | 1 | -        | *                   |  |
|     |   | SUBB     | A. R6               |  |
| 9F  | 1 | SUBB     | A. R7               |  |
| A0  | 2 | ORL      | C. /hit             |  |
| A1  | 2 | AJMP     | addr11              |  |
| A2  | 2 | MOV      | C. bit              |  |
| A3  | 1 | INC      | DPTR                |  |
| A4  | 1 | MUL      | AB                  |  |
| A5  |   | reserved |                     |  |
| A6  | 2 | MOV      | @R0. direct         |  |
| A7  | 2 | MOV      | @R1. direct         |  |
|     |   |          |                     |  |
| A8  | 2 | MOV      | R0. direct          |  |
| A9  | 2 | MOV      | R1. direct          |  |
| AA  | 2 | MOV      | R2. direct          |  |
| AB  | 2 | MOV      | R3. direct          |  |
| AC. | 2 | MOV      | R4. direct          |  |
| AD  | 2 | MOV      | R5. direct          |  |
| AE  | 2 | MOV      | R6. direct          |  |
| AF  | 2 | MOV      | R7. direct          |  |
| В0  | 2 | ANL      | C. /bit             |  |
| B1  | 2 | ACALL    | addr11              |  |
|     | 2 |          | hit                 |  |
| B2  |   | CPL      |                     |  |
| B3  | 1 | CPL      | <u>C</u>            |  |
| B4  | 3 | CJNE     | A, #immed, offset   |  |
| B5  | 3 | CINE     | A. direct. offset   |  |
| B6  | 3 | CJNE     | @R0. #immed. offset |  |
| В7  | 3 | CJNE     | @R1. #immed. offset |  |
| B8  | 3 | CINE     | R0. #immed. offset  |  |
| B9  | 3 | CJNE     | R1. #immed. offset  |  |
| BA  | 3 | CJNE     | R2. #immed. offset  |  |
| BB  |   |          |                     |  |
| BB  | 3 | CINE     | R3. #immed. offset  |  |

| BC. | 3 | CINE  | R4. #immed. offset |  |
|-----|---|-------|--------------------|--|
| BD  | 3 | CJNE  | R5. #immed. offset |  |
| BE  | 3 | CJNE  | R6. #immed. offset |  |
| BF  | 3 | CINE  | R7. #immed. offset |  |
| C0  | 2 | PUSH  | direct             |  |
|     |   |       | addr11             |  |
| C1  | 2 | AJMP  |                    |  |
| C2  | 2 | CLR   | bit                |  |
| C3  | 1 | CLR   | С                  |  |
| C4  | 1 | SWAP  | A                  |  |
| C.5 | 2 | XCH   | A. direct          |  |
| C6  | 1 | XCH   | A. @R0             |  |
| C7  | 1 | XCH   | A. @R1             |  |
| C8  | 1 | XCH   | A. R0              |  |
| C9  | 1 | XCH   | A. R1              |  |
| CA  | 1 | XCH   | A. R2              |  |
| СВ  | 1 | XCH   | A. R3              |  |
| CC  | 1 |       |                    |  |
|     |   | XCH   | A. R4              |  |
| CD  | 1 | XCH   | A. R5              |  |
| CE  | 1 | XCH   | A. R6              |  |
| CF  | 1 | XCH   | A. R7              |  |
| D0  | 2 | POP   | direct             |  |
| D1  | 2 | ACALL | addr11             |  |
| D2  | 2 | SETB  | bit                |  |
| D3  | 1 | SETB  | С                  |  |
| D4  | 1 | DA    | А                  |  |
| D5  | 3 | DJNZ  | direct. offset     |  |
|     |   |       |                    |  |
| D6  | 1 | XCHD  | A. @R0             |  |
| D7  | 1 | XCHD  | A. @R1             |  |
| D8  | 2 | DJNZ  | R0. offset         |  |
| D9  | 2 | DJNZ  | R1. offset         |  |
| DA  | 2 | DINZ  | R2. offset         |  |
| DB  | 2 | DJNZ  | R3. offset         |  |
| DC  | 2 | DJNZ  | R4. offset         |  |
| DD  | 2 | DINZ  | R5. offset         |  |
| DE  | 2 | DJNZ  | R6. offset         |  |
| DF  | 2 | DJNZ  | R7. offset         |  |
| E0  | 1 | MOVX  | A. @DPTR           |  |
|     | 2 |       |                    |  |
| E1  |   | AJMP  | addr11             |  |
| E2  | 1 | MOVX  | A. @R0             |  |
| E3  | 1 | MOVX  | A. @R1             |  |
| E4  | 1 | CLR   | A                  |  |
| E5  | 2 | MOV   | A. direct          |  |
| E6  | 1 | MOV   | A. @RO             |  |
| E7  | 1 | MOV   | A. @R1             |  |
| E8  | 1 | MOV   | A. R0              |  |
| E9  | 1 | MOV   | A. R1              |  |
| EA  | 1 | MOV   | A. R2              |  |
|     |   |       |                    |  |
| EB  | 1 | MOV   | A. R3              |  |
| EC. | 1 | MOV   | A. R4              |  |
| ED  | 1 | MOV   | A. R5              |  |
| EE  | 1 | MOV   | A. R6              |  |
| EF  | 1 | MOV   | A. R7              |  |
| F0  | 1 | MOVX  | @DPTR. A           |  |
| F1  | 2 | ACALL | addr11             |  |
| F2  | 1 | MOVX  | @RO. A             |  |
| F3  | 1 | MOVX  | @R1. A             |  |
| F4  | 1 | CPL   | A                  |  |
| F5  | 2 |       | direct. A          |  |
|     |   | MOV   |                    |  |
| F6  | 1 | MOV   | @R0. A             |  |
| F7  | 1 | MOV   | @R1. A             |  |
| F8  | 1 | MOV   | RO. A              |  |
| F9  | 1 | MOV   | R1. A              |  |
| FA  | 1 | MOV   | R2. A              |  |
| FB  | 1 | MOV   | R3. A              |  |
|     |   |       |                    |  |

## Appendix A

| FC. | 1 | MOV | R4. A |  |
|-----|---|-----|-------|--|
| FD  | 1 | MOV | R5. A |  |
| FE  | 1 | MOV | R6. A |  |
| FF  | 1 | MOV | R7. A |  |