# Design of Low-Voltage and Low-Power Cryogenic CMOS Voltage Reference Circuits

Minda Wen<sup>1,2</sup> D, Kevin G. McCarthy<sup>2</sup> D, Ivan O'Connell<sup>3</sup> D, and Gerardo Molina Salgado<sup>1,2</sup> D

<sup>1</sup>Microelectronic Circuits Centre Ireland, Tyndall National Institute, University College Cork, Cork, Ireland

<sup>2</sup> University College Cork, Department of Electrical and Electronic Engineering, Cork, Ireland

<sup>3</sup> Analog Devices, Inc., Limerick, Ireland

Email: minda.wen@mcci.ie

Abstract—This paper presents the design of low-voltage and low-power cryogenic CMOS voltage reference circuits. This cryo-optimized circuit uses low-threshold devices to compensate for the transistors' threshold increase in ultra-low temperatures. Similarly, the PTAT factor is increased three times from its optimal value as compensation for the current decrease in cryogenic temperatures. A family of reference circuits was implemented in standard 65-nm CMOS. The silicon results show temperature coefficients of 419, 350, and 229 ppm/K in the ultra-wide temperature range from 4 to 295 K, with power consumptions at 4 K of only 5.3  $\mu W$ , 22.7  $\mu W$ , and 410 nW, respectively.

*Index Terms*—Quantum-Computing, Cryogenic, Bulk CMOS, Reference, Circuit, Design, Cryo-optimized.

#### I. Introduction

Quantum computers use quantum bits (Qubits) as the basic unit of information. Qubits are not limited to a binary (on or off) state similar to conventional bits, but instead, they possess an infinite number of states significantly advancing computing power [1]. Cryogenic temperatures (CT) are typically required to realize a Qubit, minimizing the thermal noise that would otherwise jeopardize the fragile Qubit states [2]–[5]. On the other hand, the electronic circuits that control the Qubits usually operate at room temperatures (RT) [6]. This imposes integration limitations due to the gap in operating temperatures and the number of wires required in and out of the cryostat.

Recently, Cryogenic (Cryo) CMOS circuits, operating at 4 degrees Kelvin (K), have been proposed as a way to reduce the temperature gap and facilitate the integration of the Qubits and the associated circuits within the cryostat [7]. Digital-to-Analogue Converters (DACs) and Analogue-to-Digital Converters (ADCs) are at the heart of Qubit interfaces [6], controlling (requires DACs) and reading (requires both ADCs and DACs) the Qubit states, respectively. Several DACs and ADCs designs performing at 4 K have been summarized in the literature [8]. DACs and ADCs rely on a solid voltage reference to define the conversion least significant bit (LSB). Therefore, it is vital to design voltage references that can operate at CT with low power dissipation.

In recent years, in the literature, there have been presented a number of voltage references for cryo-temperatures [9]–[11].

This research was supported by Microelectronic Circuits Centre Ireland (MCCI) under the Enterprise Ireland Technology Centre Program (Grant Number: TC2020-0029).

In [9], it was demonstrated that the traditional bandgap voltage reference using bipolar devices becomes unreliable at temperatures below 100 K. Also in [9], the authors used dynamic threshold (DT) PMOS devices as a replacement for bipolar devices, producing an all-CMOS voltage reference circuit operable at 4 K. A refined version of [9] was presented in [11], using fewer stacked transistors and thus reducing the required supply voltage and associated power dissipation. In [10], fully depleted silicon on insulator (FDSOI) process was used, in order to control the transistor characteristics and fine-tune the reference voltage. At this point, it is important to mention that the two main challenges in the design of low-voltage Cryo-CMOS circuits are the limited temperature coverage of foundry models and the increase in the transistor's threshold voltage  $(V_{TH})$  [12], [13].

This paper presents the design of low-voltage (1.2 V) low-power voltage reference circuits. The cryo-optimized voltage reference circuit presented here is a modified version of [9], where all the transistors are replaced with low  $V_{TH}$  (LVT) devices, and the PTAT coefficient is over-designed by three times to compensate for the increase in  $V_{TH}$  at CT. As a result, one of the voltage reference circuits in this paper achieves a temperature coefficient of 350 ppm/K in the wide temperature range from 4 to 295 K and 135 ppm/K explicitly optimized from 4 to 20 K for deep-cryogenic application, with lower power consumption than [9]. The rest of the paper is organized as follows. Section II introduces the modified low-voltage, low-power voltage reference and the adopted circuit design methodology. Section III presents the silicon measurements, and conclusions are drawn in Section IV.

## II. CRYO-OPTIMIZED VOLTAGE REFERENCES CIRCUITS AND DESIGN METHODOLOGY

As the operating temperature decreases, CMOS transistor characteristics change. Notably, from the I-V curves,  $V_{TH}$  and carrier mobility are increased [12]–[14]. From the literature, it can be seen that the increase in the  $V_{TH}$  has a more dominant impact on the circuit performance than the increase in the carrier mobility [9]–[11]. Therefore, it becomes necessary to account for this effect in the design phase of cryogenic circuits.

The introduced low-power voltage reference circuit is presented in Fig. 1. This reference circuit is similar to that in [9], but it has all the transistors replaced with their LVT devices.



Fig. 1: Schematic of the voltage reference circuit with all LVT devices and overdesigned  $\alpha$  factor.

Furthermore, the bulk terminal  $(V_B)$  of the core-PMOS devices was configured to evaluate the circuit performance with  $V_B$  tied to the supply  $(V_{DD})$  and to the ground (GND). For the sake of completeness and comparison, the reference circuit is also implemented with standard  $V_{TH}$  (SVT) devices.

Circuit simulators and foundry device models are at the heart of integrated circuit design. Unfortunately, foundry device models have limited temperature coverage and are yet to be calibrated for cryo-CMOS design. To bridge this gap, initial works have investigated modeling techniques that can be used to perform simulations at 4 K [14]–[16]. However, these results are mostly technology-dependent and typically require single or multiple test chips from which key parameters can be empirically extracted, significantly increasing the design and development time. To overcome this limitation, the reference circuit presented here is first designed and simulated to operate in the temperature range from -50 to +50 °C to be then modified to account for the dominant effects at cryotemperatures.

The reference circuit generates a Proportional To Absolute Temperature (PTAT) voltage through the difference  $\Delta V = V_1$  -  $V_2$ , forcing a PTAT current on  $R_1$ . This current is then mirrored to the output branch stage, generating the PTAT voltage  $\Delta V \cdot (R_2 \ / \ R_1)$ , which is then combined with the Complementary To Absolute Temperature (CTAT) voltage generated in the diode-connected PMOS. This creates a first-order compensation of the PTAT and CTAT components at the output of the reference circuit. The resistor ratio  $R_2 \ / R_1$  controls the PTAT voltage's slope, usually referred to as the  $\alpha$  factor. In the -50 to +50  $^o$ C range, the optimal  $\alpha$  = 0.4, which can be achieved with  $R_1$  = 20 k $\Omega$  and  $R_2$  = 8 k $\Omega$ . This optimal value produces an approximately first-order temperature-independent voltage, as depicted in Fig. 2.

In cryogenic temperature, however, the increase in  $V_{TH}$  reduces the current sourcing capability of the floating current mirror [17]. This causes the  $\Delta V$  curve to be flattened as the temperature decreases [9], i.e., the PTAT slope decreases, equivalent to having a smaller  $\alpha$ . In other words, an optimal  $\alpha$  for the temperature range -50 to +50  $^{o}$ C, becomes sub-



Fig. 2: LVT voltage reference circuit simulation in the temperature range from -50 to +50  $^{o}$ C with optimum  $\alpha$  = 0.4 (red) and overdesigned  $\alpha$  = 1.2 (blue) for cryogenic applications.

optimal at CT due to the current starvation of the current mirror as a result of the  $V_{TH}$  increase. Therefore, to optimize the voltage reference circuit for its use in CT, the designer can intentionally over-design  $\alpha$  to compensate for the PTAT slope decrease.

From [9], [10], and [11], it can be seen that the current consumption at CT reduces by at least a factor of two with respect to RT. Therefore,  $\alpha$  should be made at least two times larger for a cryo-optimized design. In this design,  $\alpha$  was made three times larger from the optimal value, i.e., 1.2, to account for any other effects reducing the PTAT slope in CT. As expected, this change deteriorates the temperature coefficient in the -50 to +50 °C, as depicted in Fig. 2, but it will ensure a more temperature-independent performance at CT. Similarly, it will prevent the temperature curve from shifting between PTAT and CTAT slopes [9].

The resistors were implemented with polysilicon for the physical implementation of the circuits, whose resistance variation with temperature is less than 10% [9]. Deep N<sup>-</sup> well (DNW) with associated guard rings were used to isolate the bulk-connected-to-ground PMOSs in the circuits, preventing other devices from latch-up.

#### III. MEASUREMENT RESULTS

Utilizing LVT and SVT devices, the cryo-optimized voltage references were designed and fabricated in a 65-nm bulk CMOS process. Along with the voltage references, standalone transistors and resistors were also fabricated to obtain the I-V curves of these devices at CT. QFN32 packaging was employed, which is directly soldered on the test Printed Circuit Board (PCB). The PCB is directly attached to the 4K flange of a Bluefors LD-4K dilution refrigerator by using brass screws. A copper heat sink is placed between the QFN packaging and the 4K flange to minimize temperature variations between them. Details on the chip micrograph and the cryogenic test setup are shown in Fig. 3. The used cryostat maintains a 1 K/min rate during its cooling down (RT to CT) and a 0.2 K/min rate during its heating up (CT to RT). As no temperature sensor was designed in the chip, measurements were mainly taken using the slower 0.2 K/min rate in order to give enough



Fig. 3: (a) Chip Photograph; (b) Cryogenic Measurement Set-Up; (c) Sketch of Thermal Bridge.



Fig. 4:  $I_S$ - $V_G$  Measurements for (a) SVT and (b) LVT PMOS.

time for the chip to reach thermal equilibrium with the 4K flange.

#### A. Threshold voltage at 4K

The PMOS transistor devices of SVT and LVT have been characterized at RT and CT. Tested transistors have 4  $\mu$ m width (W) and 0.5  $\mu$ m length (L). Both sources and bulks of the transistors have been tied to  $V_{DD}$ , 1.2 V, and the drains have been connected to GND. Measurements are taken every 50 mV decrease of gate voltage ( $V_G$ ) from 1.2 V. For each measurement, 20000 samples are collected over 2 min and averaged to produce the final result. Fig. 4 shows the source current ( $I_S$ ) as a function of the gate voltage ( $V_G$ ), where it can be seen that  $V_{TH}$  increases by more than 150 mV in both cases. The low  $V_{TH}$  nature of LVT PMOS has been maintained at CT.

### B. LVT PMOS with Body Effect

The tested DTPMOS, with W / L = 4  $\mu$ m / 0.5  $\mu$ m, had its source connected to  $V_{DD}$  while its drain was connected to GND. Source current has been measured with the change of



Fig. 5:  $I_S$ - $V_G$  Measurements for LVT PMOS.



Fig. 6: Reference Voltage versus. Temperature constructed by: (a) LVT,  $V_B = V_{DD}$ ; (b) LVT,  $V_B = GND$ ; and (c) SVT.



Fig. 7: ON OFF Cycle at 4 K. (a) Schedule; (b) Results.

 $V_G$  at two different levels of body bias  $(V_B)$ ,  $V_{DD}$  and GND, which is illustrated in Fig. 5. Similarly, results are constructed by measuring every 50 mV of  $V_G$ , with 20000 samples collected and averaged for each. From the results, the  $V_{TH}$  of the LVT device reduces when biasing its bulk to GND. Additionally, similar to the 40nm bulk process [18], the 65nm bulk process demonstrates its FDSOI-comparable capability for bulk control at CT due to the suppressed forward-bias current leakage, resulting from the increased ON-resistance of source-bulk PN junction [19].

TABLE I: PERFORMANCE COMPARISON OF CRYOGENIC VOLTAGE REFERENCE CIRCUIT IN CMOS

|                                    |    | This work                 |                           |                        | 2018 [9]              | 2020 [10]         | 2024 [11]        |                  |                  |
|------------------------------------|----|---------------------------|---------------------------|------------------------|-----------------------|-------------------|------------------|------------------|------------------|
| CMOS Process                       |    | 65 nm Bulk                |                           |                        | 40nm Bulk             | 28nm FDSOI        | 40nm Bulk        |                  |                  |
| Core Device                        |    | SVT PMOS $(V_B = V_{DD})$ | LVT PMOS $(V_B = V_{DD})$ | LVT PMOS $(V_B = GND)$ | Thick Oxide<br>DTPMOS | NMOS              | NMOS             | PMOS             | DTPMOS           |
| Temperature Range [K]              |    | 4-295                     |                           |                        | 4-300                 | 4-300             | 4.2-300          |                  |                  |
| Supply Voltage [V]                 |    | 1.2-1.3 <sup>a</sup>      | 1.1-1.3 <sup>a</sup>      | 1.1-1.4 <sup>a</sup>   | 1.8-3.3               | 1.2-1.8           | 0.96-1.1         | 0.99-1.1         | 0.98-1.1         |
| Power [µW]                         | RT | 20.8                      | 65.04                     | 77.4                   | 368                   | 15.8 <sup>b</sup> | 13.7             | 14.9             | 15.1             |
|                                    | CT | 0.41                      | 5.3                       | 22.73                  | 132                   | $13.9^{b}$        | 5.1              | 8.2              | 7.8              |
| Reference Voltage [V]              | RT | 0.699                     | 0.705                     | 0.655                  | 1.02                  | 0.485             | N.A.             | N.A.             | N.A.             |
|                                    | CT | 0.656                     | 0.629                     | 0.595                  | 0.81                  | 0.658             | N.A.             | N.A.             | N.A.             |
| Temperature Coefficient            |    | 229 <sup>c</sup>          | 419.3 <sup>c</sup>        | 350.7 <sup>c</sup>     | 833 <sup>c</sup>      | 1214 <sup>c</sup> | 111 <sup>f</sup> | 547 <sup>c</sup> | 475 <sup>c</sup> |
| [ppm/K]                            |    | $(744.3^d)$               | $(377.5^d)$               | $(135^d)$              | $(123^a)$             | $(195^e)$         |                  |                  |                  |
| PSRR [dB]<br>(@ 1 MHz)             | RT | -12.25                    | -11.79                    | -11.82                 | -23.1                 | -51               | N.A.             | N.A.             | N.A.             |
|                                    | CT | -8.25                     | -11.85                    | -12.65                 | -23.4                 | -51.1             |                  |                  |                  |
| Chip Area [ $\mu$ m <sup>2</sup> ] |    | 725                       | 725                       | 836.5                  | 445                   | 40920             | 6000             | 9000             | 9000             |

<sup>&</sup>lt;sup>a</sup>At 4 K; <sup>b</sup>Simulation results; <sup>c</sup>From CT to RT; <sup>d</sup>From 4 to 20 K; <sup>e</sup>From 4 to 19 K; <sup>f</sup>Trimmed and averaged, from CT to RT;

#### C. Cryo-Optimized Voltage Reference Circuits

The fabricated voltage reference circuits were tested in the ultra-wide temperature range from 4 to 295 K. Measurements are taken at 4 K intervals, with results averaged from 20,000 samples collected over 2 minutes. Fig. 6 (a) shows the measured reference voltage generated by the circuit with LVT devices and  $V_B = V_{DD}$ , showing a temperature coefficient of 419.33 ppm/K in the ultra-wide temperature range. The power consumption at RT is 65  $\mu W$ , while at 4 K, it is only 5  $\mu W$ . The measured performance is summarised in the comparison Table I. In Fig. 6 (b), the result corresponds to the reference circuit with LVT devices but with  $V_B = GND$ , producing a lower temperature coefficient of 350.74 ppm/K. In this case, the power consumption is 77.4  $\mu W$  at RT and 22.73  $\mu W$  at CT. This increment in power is associated with larger currents being sourced by the current mirror due to the reduced  $V_{TH}$ of the core devices by the  $V_B = GND$  connection.

From the above results, it can be observed that the approximately flat first-order temperature compensation, achieved with  $\alpha=0.4$  in the range from -50 to +50  $^o\mathrm{C}$  has now shifted down to temperatures in the range of around 50 to 150 K with  $\alpha=1.2$ . Shifting of the flat validates the optimized approach of increasing  $\alpha$  by a 3× factor to compensate for increased  $V_{TH}$  at low temperatures. However, note that the overall responses are of the PTAT type, with a steeper slope from 150 to 295 K, due to the larger than necessary  $\alpha$  in this range. Furthermore, biasing the bulk voltage of core devices to GND could achieve better output temperature independence from 4 to 50 K, similar to [9].

The result from the voltage reference circuit with SVT device is shown in Fig. 6 (c), but only for  $V_B = V_{DD}$ , as no version with  $V_B = GND$  was implemented. The temperature coefficient of only 229 ppm/K is the lowest among the three designed and tested reference circuits. The power consumption is also the lowest, with only 410 nW. Similarly, in the 50 to 150 K temperature region, the response is also the flatlets, but it shows a temperature coefficient inversion from 4 to 20 K. The inversion indicates that the sourced current by the mirror

is too weak to maintain the PTAT contribution strong enough. Although this design offers the best performance characteristics, multi-chip testing has revealed that it is susceptible to process variations, and its use is less recommended for deep-cryogenic applications.

Considering the start-up circuit is not included in the design, the reference circuits are powered periodically at 4 K to verify their cryogenic robustness. As demonstrated in Fig. 7 (a), each circuit is scheduled to be powered off and kept in 4 K for 30 minutes, followed by 40 minutes of power-on. After repeating this cycle five times, the power-off time is then extended to 60 minutes for the subsequent five cycles. Measurements take every 5 minutes once the circuits have been powered on, with 20000 samples averaged for each. As described in Fig. 7 (b), all three designs can be powered on and produce relatively stable voltage references after either 30 or 60 minutes of being powered off at 4 K. This primarily demonstrates the designs' cryogenic capability without a start-up circuit.

The fabricated reference circuit with LVT devices and  $V_B = GND$  represents the best compromise of all the designed and tested circuits. Compared to the works in state of the art [9]–[11], the modified reference circuit achieves the best temperature coefficient across the wide temperature range among works that utilize PMOS as core devices. It also shows reduced power consumption compared to [9], which is mainly due to the reduction in supply voltage but also to the prevention of forward-biased source-bulk junction of the DTPMOS.

#### IV. CONCLUSIONS

Maintaining temperature independence among wide temperature ranges is critical for advanced QC development. This work achieves low-power and cryogenic-optimized design by utilizing LVT CMOSs with the combination of over-designed  $\alpha$  factor. The achieved wide-range temperature dependency of 350.7 ppm/K is outstanding among PMOS-based designs. Repeated circuit ON-OFF cycles at 4 K ensure the circuits' cryogenic capability even without start-up circuits.

#### REFERENCES

- [1] F. Arute, K. Arya, R. Babbush, and et al., "Quantum supremacy using a programmable superconducting processor," *Nature*, vol. 574, pp. 505–510, Sep. 2019. DOI: 10.1038/s41586-019-1666-5.
- [2] M. Castriotta, E. Prati, and G. Ferrari, "Fully Integrated Cryo-CMOS Spin-to-Digital Readout for Semiconductor Qubits," *IEEE Solid-State Circuits Letters*, vol. 6, pp. 185–188, 2023. DOI: 10.1109/LSSC.2023.3292523.
- [3] J.-S. Park, S. Subramanian, L. Lampert, et al., "13.1 A Fully Integrated Cryo-CMOS SoC for Qubit Control in Quantum Computers Capable of State Manipulation, Readout and High-Speed Gate Pulsing of Spin Qubits in Intel 22nm FFL FinFET Technology," in 2021 IEEE International Solid-State Circuits Conference (ISSCC), vol. 64, 2021, pp. 208–210. DOI: 10.1109/ISSCC4261 3.2021.9365762.
- [4] K. Kang, D. Minn, S. Bae, et al., "A Cryo-CMOS Controller IC With Fully Integrated Frequency Generators for Superconducting Qubits," in 2022 IEEE International Solid-State Circuits Conference (ISSCC), vol. 65, 2022, pp. 362–364. DOI: 10.1109/ISSCC4261 4.2022.9731574.
- [5] S. Van Winckelt, A. Caglar, B. Gys, et al., "A 28nm 6.5-8.1GHz 1.16mW/qubit Cryo-CMOS Systeman-Chip for Superconducting Qubit Readout," in ESS-CIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC), 2022, pp. 61–64. DOI: 10.110 9/ESSCIRC55480.2022.9911493.
- [6] B. Patra, R. M. Incandela, J. P. G. van Dijk, et al., "Cryo-CMOS Circuits and Systems for Quantum Computing Applications," *IEEE Journal of Solid-State Circuits*, vol. 53, no. 1, pp. 309–321, 2018. DOI: 10.11 09/JSSC.2017.2737549.
- [7] L. Vandersypen and A. van Leeuwenhoek, "1.4 Quantum computing the next challenge in circuit and system design," in 2017 IEEE International Solid-State Circuits Conference (ISSCC), 2017, pp. 24–29. DOI: 1 0.1109/ISSCC.2017.7870244.
- [8] S. Kapoulea, M. Ahmad, M. Weides, and H. Heidari, "Cryo-CMOS Mixed-Signal Circuits for Scalable Quantum Computing: Challenges and Future Steps," in 2023 IEEE International Symposium on Circuits and Systems (ISCAS), 2023, pp. 1–5. DOI: 10.1109/ISCAS46773.20 23.10182164.
- [9] H. Homulle, F. Sebastiano, and E. Charbon, "Deep-Cryogenic Voltage References in 40-nm CMOS," *IEEE Solid-State Circuits Letters*, vol. 1, no. 5, pp. 110–113, 2018. DOI: 10.1109/LSSC.2018.2875821.
- [10] Y. Yang, K. Das, A. Moini, and D. J. Reilly, "A Cryo-CMOS Voltage Reference in 28-nm FDSOI," *IEEE Solid-State Circuits Letters*, vol. 3, pp. 186–189, 2020. DOI: 10.1109/LSSC.2020.3010234.
- [11] J. van Staveren, P. M. Padalia, E. Charbon, *et al.*, "Cryo-CMOS Voltage References for the Ultrawide

- Temperature Range From 300 K Down to 4.2 K," *IEEE Journal of Solid-State Circuits*, pp. 1–, 2024. DOI: 10.1 109/JSSC.2024.3378768.
- [12] H. Homulle, L. Song, E. Charbon, and F. Sebastiano, "The Cryogenic Temperature Behavior of Bipolar, MOS, and DTMOS Transistors in Standard CMOS," *IEEE Journal of the Electron Devices Society*, vol. 6, pp. 263–270, 2018. DOI: 10.1109/JEDS.2018.2798281.
- [13] J. Ning, M. Schormans, and A. Demosthenous, "To-wards an Improved Model for 65-nm CMOS at Cryogenic Temperatures," in 2020 IEEE International Symposium on Circuits and Systems (ISCAS), 2020, pp. 1–5. DOI: 10.1109/ISCAS45731.2020.9180666.
- [14] A. Gatti and F. Tavernier, "Cryogenic Small Dimension Effects and Design-Oriented Scalable Compact Modeling of a 65-nm CMOS Technology," *IEEE Journal* of the Electron Devices Society, vol. 12, pp. 369–378, 2024. DOI: 10.1109/JEDS.2024.3394167.
- [15] Z. Wang, C. Cao, P. Yang, et al., "Designing EDA-Compatible Cryogenic CMOS Platform for Quantum Computing Applications," in 2021 5th IEEE Electron Devices Technology & Manufacturing Conference (EDTM), 2021, pp. 1–3. DOI: 10.1109/EDTM50988.20 21.9420957.
- [16] Y. Hu, Z. Wang, R. Chen, et al., "Cryo-CMOS Model-Enabled 8-Bit Current Steering DAC Design for Quantum Computing," in 2022 IEEE International Symposium on Circuits and Systems (ISCAS), 2022, pp. 3413– 3417. DOI: 10.1109/ISCAS48785.2022.9937477.
- [17] Ali Hajimiri. "133N Process, Supply, and Temperature Independent Biasing." (12 Oct. 2019), [Online]. Available: https://www.youtube.com/watch?v=rZ8WBV8OYMI%5C&list=PLc7Gz02Znph-c2-ssFpRrzYwbzplXfXUT%5C&index=34%5C&t=119s. Accessed: Oct. 12, 2023.
- [18] R. W. J. Overwater, M. Babaie, and F. Sebastiano, "Cryogenic-Aware Forward Body Biasing in Bulk CMOS," *IEEE Electron Device Letters*, vol. 45, no. 2, pp. 152–155, 2024. DOI: 10.1109/LED.2023.3337441.
- [19] P. A. T Hart, M. Babaie, A. Vladimirescu, and F. Sebastiano, "Characterization and Modeling of Self-Heating in Nanometer Bulk-CMOS at Cryogenic Temperatures," *IEEE Journal of the Electron Devices Society*, vol. 9, pp. 891–901, 2021. DOI: 10.1109/JEDS.2021.3116975.