# ECE 580 Mid-Report

 $Low-Power\ Architectures\ and\ Design\ Techniques$ 

Joe Crop, Mohsen Nasroullahi, and Robert Pawlowski

## Contents

| 1            | Cur | rrent Work in Low-Power Architectures                                    | 3  |
|--------------|-----|--------------------------------------------------------------------------|----|
|              | 1.1 | Introduction                                                             | 3  |
|              | 1.2 | Currently Known Low-Power Architecture Techniques                        | 3  |
|              |     | 1.2.1 Partitioning of large data buses and wires                         | 3  |
|              |     | 1.2.2 Gray-Coding                                                        | 3  |
|              |     | 1.2.3 Dynamic Voltage and Frequency Scaling (DVFS)                       | 3  |
|              |     | 1.2.4 Power Gating                                                       | 4  |
|              |     | 1.2.5 Clock Gating                                                       | 5  |
|              |     | 1.2.6 Cold Scheduling                                                    | 5  |
|              |     | 1.2.7 Sub-Threshold Operation                                            | 5  |
| <b>2</b>     | Goa | als                                                                      | 6  |
|              | 2.1 | Sub-Threshold Stream Processors —MSP430                                  | 6  |
|              |     | 2.1.1 Existing OpenMSP430 Architecture                                   | 6  |
|              |     | 2.1.2 Stream Processors                                                  | 6  |
|              | 2.2 | Sub-Threshold Asynchronous Logic — A Multiplier                          | 7  |
|              |     | 2.2.1 Advantages of Asynchronous Logic                                   | 8  |
|              |     | 2.2.2 Advantages of Sub-Threshold Operation                              | 8  |
|              |     | 2.2.3 Combined Advantages                                                | 9  |
| 3            | Ref | rerences                                                                 | 10 |
|              |     |                                                                          |    |
| $\mathbf{L}$ | ist | of Figures                                                               |    |
|              | 1   | Illustration of energy savings when using Gray-coding vs. BCD [4]        | 4  |
|              | 2   | Example of stream processor architecture [13]                            | 7  |
|              | 3   | System Frequency Variation Due to Sub-Threshold Operation in Synchronous |    |
|              |     | Circuit [9]                                                              | 9  |
|              | 4   | Example Pipeline with Variable Block Delays                              | 9  |

## 1 Current Work in Low-Power Architectures

#### 1.1 Introduction

There are have been many architectural-level methods to date that have been proposed as well as used in practice to reduce the power of a design. Some options such as gray-coding provide a small power decrease, especially with respect to the overhead in the implemented hardware to achieve it. However, options such as power gating can provide a much more significant power decrease if implemented properly. The following Section will explore current techniques for lowering power within a digital architecture.

### 1.2 Currently Known Low-Power Architecture Techniques

#### 1.2.1 Partitioning of large data buses and wires

It has been shown that reducing the size and length of large data buses can reduce power in a system [3]. By reducing the length of wires and the amount of connection points to them the total capacitance of each link can be lowered. Because dynamic power takes on the form  $P = \frac{1}{2} \times C \times V^2 \times f$ , if the capacitance is lowered power scales proportionately.

#### 1.2.2 Gray-Coding

By utilizing Gray-coding the energy consumption due to switching can be reduced. The figure below show the energy improvements simulated by [4] in 2009.

#### 1.2.3 Dynamic Voltage and Frequency Scaling (DVFS)

DVFS is the process of dynamically changing the supply voltage of a system or sub-block of a system depending upon it's work-load [8]. This can be beneficial when the demand of a system is dynamic and the system can be slowed down without lower the perceived quality of performance. In order to determine an appropriate supply voltage based on the needed clock frequency the following equation can be used:

$$delay \propto \frac{V}{(V-V_k)^a}$$
 and  $f_{CLK} \propto \frac{(V-V_k)^a}{V}$ 

In this equation V is the supply voltage and  $F_{CLK}$  is the clock frequency. a ranges from 1 to 2 and  $V_k$  depends on the velocity saturation [12].



Figure 1: Illustration of energy savings when using Gray-coding vs. BCD [4]

#### 1.2.4 Power Gating

Power Gating is the process of dynamically turning off blocks of a system when they are not used in order to save static power consumption [7]. This is usually achieved by placing a "sleep transistor" separating the supply node of a block with the supply of the entire system. The primary drawbacks of this method are increased area overhead, additional logic circuit to generate the control signals and possibly slower startup and shutdown times of the block leading to poorer performance.

For successful implementation at of the this technique on have to consider the following parameters:

- Power Gate Size: A choice of proper sized switch for footer or header transistor switches to handle the amount of switching current for avoiding the IR drop across the switches have to be taken into the consideration.
- Gate Control Slew Rate: Power gating efficiency determined by the slew rate of the switching transistors. Large slew rate will cause slower startup and hence degrade the performance. In order to reduce the slew rate buffering of the control signal have to be taken into consideration [18].
- Simultaneous Switching Capacitance: In order to avoid simultaneous current draw from power grid there is a limitation on how many switches can be turned on simultaneously.

 Power Gate Leakage: Since the switches are made of PMOS and NMOS, hence reducing the leakage of these transistors is crucial for energy reduction of the entire system.

To further reduce the power consumption techniques such as fine-grain power gating [16], and coarse-grain power gating [17] can be use.

#### 1.2.5 Clock Gating

In most of the current low power architectures the clock distribution tree contribute significantly to the total energy consumption of the processor. The majority of this power comes from the dynamic power dissipation at the latch nodes [19]. Clock Gating is similar to power gating in the respect that it is used to "turn off" the clock to a given block that is unused. This technique is widely used in processors today for reduction in clock power [12]. Clock gating can be implemented at Register Transfer Level (RTL) in three primary groups; system level, sequential logic, and combinational logic.

#### 1.2.6 Cold Scheduling

Cold scheduling is a method that is used to reduce power by purposefully changing the order of instructions. The instructions are reordered in a way to reduce the amount of switching activity within the processor and functional units [2].

#### 1.2.7 Sub-Threshold Operation

Sub-threshold operation is the process of simply reducing the supply voltage of a design. Drawbacks of this technique are: slower operating speed, decreased system robustness and chip-to-chip failure rate increase [5]. In addition, the low  $V_{DD}$  will degrade the  $I_{on}/I_{off}$  ratio which reduce robustness [20].

## 2 Goals

#### 2.1 Sub-Threshold Stream Processors —MSP430

The primary goal of this simulation-driven portion of this project is to understand the possibilities of stream processing in the sub-threshold region. The question that most needs answering is the following: Does a sub-threshold stream processor with throughput M utilize less energy than a single-core super-threshold processor with throughput M?

#### 2.1.1 Existing OpenMSP430 Architecture

In order to evaluate the potential of sub-threshold stream processors the OpenMSP430 micro-controller core will be used. The code is a fully functional MSP430 equivalent core that, for this test, has been synthesized in a 90nm process. The core is completely open source so any aspect of the hardware can be re-written in order to accommodate any modifications needed to alter the core for stream processing functionality.

#### 2.1.2 Stream Processors

Today, many media processors require tens to hundreds of billions of computations per second. In part, such special-purpose media processors are successful because media applications have abundant parallelism and require minimal global communication and storage—enabling data to pass directly from one ALU to the next. A stream architecture exploits this locality and concurrency by partitioning the communication and storage structures to support many ALU's efficiently, it does so in three ways:

- 1. Operands for arithmetic operations reside in local register files (LRF's) near the ALU's, allowing for local storage and data communication.
- 2. Streams of data capture coarse-grained locality and are stored in a stream register file (SRF), which can efficiently transfer data to and from the LRF's between major computations.
- 3. Global data is stored off-chip only when necessary.

These three explicit levels of storage form a data bandwidth hierarchy with the LRF's providing an order of magnitude more bandwidth than the SRF and the SRF providing an order of magnitude more bandwidth than off-chip storage. By exploiting the locality inherent in media-processing applications, this hierarchy stores the data at the appropriate level, enabling hundreds of ALU's to operate at close to their peak rate.

Moreover, a stream architecture can support such a large number of ALU's in an area- and power-efficient manner. Modern high-performance microprocessors continue to

rely on global storage and communication structures to deliver data to the ALU's; these structures use more area and consume more power per ALU than a stream processor. [14]



Figure 2: Example of stream processor architecture [13]

## 2.2 Sub-Threshold Asynchronous Logic —A Multiplier

In wireless sensor applications, power is a scarce commodity. Operating a circuit in the sub-threshold region [9] enables a designer to implement a circuits functionality with the minimum energy possible. Unfortunately, circuits operating in sub-threshold exhibit wide variations in delay as supply voltage is scaled [9], especially across process variations. Therefore, conventional synchronous timing schemes exhibit large delay spreads across transistor and process mismatches, resulting in impractical usage of sub-threshold circuits in deeply scaled CMOS technologies.

Though multipliers exist using either sub-threshold or asynchronous design methodologies [10-11], none have utilized a fusion of both techniques. In this paper we will first discuss our motivation for the combined design methodology. We will then describe our implementation, and finally, analyze our results.

The primary question asked here is: **Does the pairing of sub-threshold and asynchronous** logic reduce the energy consumption over conventional sub-threshold logic design?

#### 2.2.1 Advantages of Asynchronous Logic

Asynchronous or self-timed circuits possess a number of properties that make them advantageous for sensor applications:

- They are event driven. They wait indefinitely, burning only leakage power until they are provided with an event. Then they wake to perform the desired computation.
- They relieve a designer from designing a high-fanout, time sensitive clock tree to every block of the design. Power is consumed only when a computation is performed, unlike clocked systems that constantly burn power even if they are not used.
- They are not forced to compute on unused data in globally clocked buses. By construction they provide fine grain clock gating.
- They can exploit the fact that the time required to compute a multiplication varies greatly depending on the operands. If the multiplier is zero, the done signal triggers immediately, allowing the start of the next stage of computation. This bypasses all of unnecessary steps that take place in a typical synchronous multiplier that computes an intermediary sum before then throwing it away.

The drawback to asynchronous circuits is the overhead of the control circuitry required to detect the completion of an intermediary computation step, as well as in preventing successive calculations from overwriting a result before it has been written back. In addition, there is design complexity in fully understanding asynchronous design. This paper will show that asynchronous design becomes more attractive in sub-threshold sensors.

#### 2.2.2 Advantages of Sub-Threshold Operation

A 3-5X improvement in power consumption can be expected for computation using subthreshold operation [1], [2]. The biggest drawback to sub-threshold design is unpredictable delay, caused by variation in transistor current. In [1], the deleterious effect of lowering the supply voltage on clock frequency variation is shown, where the  $3\sigma/\mu$  clock frequency variation can vary as much as 85% as shown in the figure. In a synchronous system, this poses a significant problem. While in synchronous systems, the slowest sub-block determines the maximum clock frequency, asynchronous systems are tolerant of the maximum delay path and can therefore achieve higher throughput.



Figure 3: System Frequency Variation Due to Sub-Threshold Operation in Synchronous Circuit [9]

#### 2.2.3 Combined Advantages

To illustrate the primary advantage of pairing sub-threshold operation and asynchronicity an example of a simple pipeline is shown in the figure below. Because of process variation coupled with the effects of running in the sub-threshold region each pipeline stages delay is widely varied. For a typical synchronous system the total pipeline delay is the maximum delay multiplied by each stage because all stages share the same clock. If an asynchronous system is used, the overall pipeline delay will only be the sum delay from all stages. In this particular example the speedup ends up being well over 3X.



Figure 4: Example Pipeline with Variable Block Delays

## 3 References

- [1] Paul R. Gray, Paul J. Hurst, Stephen H. Lewis, Robert G. Meyer, "Analysis And Design Of Analog Integrated Circuits," 5Th Ed, Wiley, New York, 2009.
- [2] C. Su, C. Tsui, A. Despain, "Low power architecture design and compilation techniques for high performance processors," Proceedings of the IEEE COMPCON, February 1994.
- [3] G. Blair, "Designing low-power digital CMOS," Electronics & Communication Engineering Journal, vol. 6, no. 5, pp. 229-236, Oct. 1994.
- [4] S. Meliza "Ultra low energy digital logic controller design for wireless sensor networks," M.S. dissertation, Oregon State University, Corvallis Oregon, 2009.
- [5] A. Wang and A. Chandrakasan, "A 180-mv subthreshold fft processor using a minimum energy design methodology," Solid-State Circuits, IEEE Journal of, vol. 40, no. 1, pp. 310-319, 2005.
- [6] S. Hanson, et al., "Ultralow-voltage minimum-energy CMOS," IBM Journal of Research and Development, Vol. 50, pp. 469-90, 2006.
- [7] T. Sakurai, "Low power digital circuit design," in Proc. of the 30th European Solid-State Circuits Conf., Sep. 2004, pp. 11-18.
- [8] H. Soeleman and K. Roy, "Ultra-low power digital subthreshold logic circuits," in IEEE International Symposium on Low Power Electronics and Design, 1999, pp.94-96.
- [9] B. Zhai, et al., "A 2.60pJ/Inst. Subthreshold Sensor Processor for Optimal Energy Efficiency," IEEE Symposium on VLSI Circuits (VLSI-Symp), June 2006.
- [10] B. Gwee, et al, "A Low-Voltage Micropower Asynchronous Multiplier With ShiftAdd Multiplication Approach," IEEE Transactions on Circuits and Systems I: Regular Papers, Vol. 57, No. 7, pp. 1349-1359, July 2009.
- [11] C. Singh, et al., "A 4-bit Subthreshold MIPS Processor for Ultra Low Power Applications," [Online document] April. 2008 [2010 Jan 30], Available at HTTP: http://users.ecel.ufl.edu/csingh/MIPS.pdf, April 2008.
- [12] W. Chedid, C. Yu, and B. Lee, "Power Analysis and Optimization Techniques for Energy Efficient Computer Systems," Advances in Computers, Vol. 63, 2005.
- [13] William Dally et al. "Stream Processors: Programmability with Efficiency" ACM Queue, March 2004, pp. 52-62.
- [14] Kapasi, U. J., Rixner, S., Dally, W. J., Khailany, B., Ahn, J. H., Mattson, P., and Owens, J. D. 2003. "Programmable Stream Processors." Computer 36, 8 (Aug. 2003), 54-62.

- [15] Khailany, B., Dally, W. J., Rixner, S., Kapasi, U. J., Owens, J. D., and Towles, B. 2003. "Exploring the VLSI Scalability of Stream Processors." In Proceedings of the 9th international Symposium on High-Performance Computer Architecture (February 08 12, 2003). HPCA. IEEE Computer Society, Washington, DC, 153.
- [16] Tong Lin; Kwen-Siong Chong; Bah-Hwee Gwee; Chang, J.S.; , "Fine-grained power gating for leakage and short-circuit power reduction by using asynchronous-logic," Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on , vol., no., pp.3162-3165, 24-27 May 2009.
- [17] Nair, P.S.; Koppa, S.; John, E.B.; , "A comparative analysis of coarse-grain and fine-grain power gating for FPGA lookup tables," Circuits and Systems, 2009. MWSCAS '09. 52nd IEEE International Midwest Symposium on , vol., no., pp.507-510, 2-5 Aug. 2009.
- [18] Ming-Dou Ker; Tzu-Ming Wang; Fang-Ling Hu; , "Design on mixed-voltage I/O buffers with slew-rate control in low-voltage CMOS process," Electronics, Circuits and Systems, 2008. ICECS 2008. 15th IEEE International Conference on , vol., no., pp.1047-1050, Aug. 31 2008-Sept. 3 2008
- [19] Sulaiman, D.R.; "Using clock gating technique for energy reduction in portable computers," Computer and Communication Engineering, 2008. ICCCE 2008. International Conference on , vol., no., pp.839-842, 13-15 May 2008.
- [20] Calhoun, B.H.; Wang, A.; Verma, N.; Chandrakasan, A.; "Sub-Threshold Design: The Challenges of Minimizing Circuit Energy," Low Power Electronics and Design, 2006. ISLPED'06. Proceedings of the 2006 International Symposium on , vol., no., pp.366-368, 4-6 Oct. 2006.