- ▶ Outputs are a reflection of past state values
  - ► Flip-flops and latches hold state
- ▶ Only certain input changes cause an change in state
  - Sensitivity only to clock and reset

```
module reg8 (
  input
                   clk,
  input
                   reset_n,
             [7:0] d_in,
  input
  output reg [7:0] q_out,
  always_ff @ (posedge clk, negedge reset_n)
  if("reset_n) q_out <= '0;</pre>
   else
                q_out <= d_in;
endmodule
```

, System Verilog

- ▶ always\_ff gives clear intent that flip-flops are to be inferred
- ▶ always\_ff must still include sensitivity list for clock and reset
- ▶ Nonblocking assignment is used under always for sequential logic





- ► An asynchronous input such as reset\_n changes the state of the flip-flops independent of the sequential trigger.
- ▶ These flip-flops have a level-sensitive, asynchronous reset.
- ▶ The reset signal is made dominant by using the if.
- ▶ Clock input is not tested by an if, async inputs are
- ▶ if-else tests must come before the clocked logic
- ▶ Since reset\_n is level sensitive, why do we look at the falling edge?

```
module reg8 (
input clk,
input reset_n,
input [7:0] d_in,
output reg [7:0] q_out
);
always_ff @ (posedge clk, negedge reset_n)
if(~reset_n) q_out <= '0;
else q_out <= d_in;
endmodule
```

▶ How would it work if we coded this way?... Busted, that's how!



```
module reg_en4 (
  input
                  clk,
  input
                  reset_n,
  input
                  en,
  input
            [3:0] d_in,
  output reg [3:0] q_out
  always_ff @ (posedge clk)
                 q_out <= '0;
if(~reset_n)
  else if(en)
                 q_out <= d_in;
endmodule
```



- ▶ Fully synchronous logic evaluates only on the clock edge
- ▶ What is the difference in this register and the last one?
- ▶ Why isn't reset\_n and en in the sensitivity list?





What's going on here?

- ► What about latches?
  - ► Latches are not Registers or Flip-flops
  - ► Don't ever confuse the two
  - ► We will model transparent latches
  - ▶ Latches combine combo logic with sequential logic
  - ► Transparent: pass in to out without sequential trigger (combo logic)
  - ▶ Latched: input is stored (sequential logic)



#### ► Modeling a latch

```
module latch (
input d, en,
output reg q);

always_latch
if (en) q <= d; //transparent latch
endmodule
```

alway, & (en)

