## PCB #2: ALU Design in Layout and Simulation in PSpice (100 points)

## **COVER SHEET**

| use o             | f unauthorized a | id                                  |
|-------------------|------------------|-------------------------------------|
| Name:Joe Leveille | Signature:       | Joseph Leveille                     |
|                   | S                | eived, nor have I tolerated others' |
| Name:Jon Bayert   | Signature:       | Jonathan Bayert                     |
|                   |                  |                                     |

A complete assignment will contain:

- 1) The schematic for both (standard and MSB) bit slices and the ALU
- 2) PSpice output waveforms for the four 8-bit inputs. Make 4 pages, one for each input combination, each page containing the 5 operations. Show the result, carry, overflow, and zero flag results.

Label each of these at the top of the 1st page of each part.

Have your outputs (not necessarily inputs) in HEX form... combine outputs into busses. Do not add busses in OrCad Capture, just in the Pspice simulation window. Use "Add Trace" and put your signals in braces for a bus: { r7 r6 r5 ... }.







\*\* Profile: "ALU-ALU\_TEST" [ c:\users\jbayert\documents\github\ece424\_pcbs\pcb\_assign2-pspicefiles\alu\...

Date/Time run: 09/03/20 10:15:27

(A) ALU\_TEST (active)



\*\* Profile: "ALU-ALU\_TEST" [ c:\users\jbayert\documents\github\ece424\_pcbs\pcb\_assign2-pspicefiles\alu\...
Date/Time run: 09/03/20 10:32:24

Temperature: 27.0 Temperature: 27.0 (A) ALU\_TEST (active) 2,a1,a0} 2,b1,b0} FF op1,op0} output0} carry overflow zero

Time

0.6ms

0.8ms

1.0ms

0.4ms

0.2ms

0s

\*\* Profile: "ALU-ALU\_TEST" [ c:\users\jbayert\documents\github\ece424\_pcbs\pcb\_assign2-pspicefiles\alu\...
Date/Time run: 09/03/20 10:38:52 Temperature: 27.0



Time

0.6ms

0.8ms

1.0ms

0.4ms

0.2ms

0s