

# **AXI Verification IP**

Developer Guide



# 1. Table of Contents

| Ta | ble of | Cont         | ents                       | 2  |  |  |
|----|--------|--------------|----------------------------|----|--|--|
| 1. | Pre    | face         |                            | 4  |  |  |
| 2. | Intr   | Introduction |                            |    |  |  |
| 3. | Imp    | ole me       | ntation Details            | 6  |  |  |
|    | 3.2.   | Para         | ameterization              | 6  |  |  |
|    | 3.2    | .1.          | Interface Parameterization | 6  |  |  |
|    | 3.2    | .2.          | Class Parameterization     | 6  |  |  |
|    | 3.3.   | AXI          | Master Agent               | 8  |  |  |
|    | 3.3    | .1.          | Address Driver             | 9  |  |  |
|    | 3.3    | .2.          | Data Driver                | 9  |  |  |
|    | 3.3    | .3.          | Ready Driver               | 9  |  |  |
|    | 3.3    | .4.          | Virtual Interface          | 11 |  |  |
|    | 3.4.   | AXI          | Slave Agent                | 11 |  |  |
|    | 3.4    | .1.          | Data Driver                | 12 |  |  |
|    | 3.4    | .2.          | Ready Driver               | 12 |  |  |
|    | 3.4    | .3.          | Write Response Driver      | 13 |  |  |
|    | 3.4    | .4.          | Address Monitor            | 13 |  |  |
|    | 3.4    | .5.          | Data Monitor               | 13 |  |  |
|    | 3.4    | .6.          | Write Response Monitor     | 13 |  |  |
|    | 3.4    | .7.          | Virtual Interface          | 13 |  |  |
|    | 3.4    | .8.          | AXI Model                  | 14 |  |  |
|    | 3.4    | .9.          | System Memory              | 14 |  |  |
|    | 3.5.   | AXI          | Port Configuration         | 15 |  |  |
|    | 3.6.   | AXI          | System Config              | 16 |  |  |
|    | 3.7.   | AXI          | Channel Interfaces         | 16 |  |  |
|    | 3.7    | .1.          | Address Channel Interface  | 17 |  |  |
|    | 3.7    | .2.          | Data Channel Interface     | 18 |  |  |
|    | 3.7    | .3.          | Response Channel Interface | 19 |  |  |
|    | 3.8.   | Envi         | ironment                   | 20 |  |  |
|    | 3.9.   | Seq          | uence Items                | 22 |  |  |
|    | 3.9    | .1.          | AXI Address Item           | 22 |  |  |
|    | 3.9    | .2.          | AXI Data Item              | 22 |  |  |



|    | 3.9.3.   | AXI Response Item             | 23 |
|----|----------|-------------------------------|----|
|    | 3.9.4.   | AXI Burst Item                | 23 |
|    | 3.10. S  | equences                      | 23 |
|    | 3.10.1.  | AXI Address Sequence          | 24 |
|    | 3.10.2.  | AXI Data Sequence             | 24 |
|    | 3.10.3.  | AXI Response Sequence         | 25 |
|    | 3.11. V  | 'irtual Sequences             | 25 |
|    | 3.11.1.  | AXI Request Virtual Sequence  | 25 |
|    | 3.11.2.  | AXI Response Virtual Sequence | 27 |
|    | 3.12. T  | rest                          | 29 |
| 1. | Testbeno | ch Integration                | 29 |
|    | 4.13. D  | pirectory Structure           | 31 |



This document is intended for engineers who will maintain the AXI verification IP (VIP). This document describes how the AXI VIP is implemented and how it should be used. As a prerequisite, the reader should be knowledgeable in both AXI protocol and Universal Verification Methodology (UVM).

#### Related documents:

- AMBA® AXI™ and ACE™ Protocol Specification
- Universal Verification Methodology (UVM) 1.2 User's Guide



The AXI VIP supports the verification of designs using AMBA AXI3 and AXI4 protocols. The VIP is written in SystemVerilog while following the Universal Verification Methodology (UVM).



# 3. Implementation Details

The AXI VIP supports operating as either an AXI master or an AXI slave. Furthermore, the AXI slave is configurable as either active (reactive agent) or passive (monitor only). The AXI interface is split into 5 interfaces, one for each channel of the AXI protocol. Interactions between these channels are handled at the sequence level to give users full control in creating various test scenarios. The interfaces are parameterized to allow signal widths to be configured. The sequence item, sequence, and other UVM components are also parametrized to support any signal width required by users.

#### 3.1. Parameterization

# 3.1.1. Interface Parameterization

Interfaces have parameters to define the width of multi-bit signals. Users can override these parameters to match their requirements. Details on these parameters are found in section 3.7.

#### 3.1.2. Class Parameterization

The AXI VIP uses data-type parameterization for its UVM object and component classes (e.g., sequence, agent, driver, etc.). Shown below is an example.

```
class axi_master_agent # (type T=axi_params) extends uvm_agent;
  `uvm_component_param_utils(axi_master_agent#(T))
.
```

By default, *T* is of type *axi\_params*. The class *axi\_params* is a virtual class which contains parameters for all the signal widths.

Parameter Default Value

| Parameter        | Default Value | Description  |
|------------------|---------------|--------------|
| AXI_ID_WIDTH     | 7             | ID width     |
| AXI_ADDR_WIDTH   | 64            | ADDR width   |
| AXI_LEN_WIDTH    | 8             | LEN width    |
| AXI_SIZE_WIDTH   | 3             | SIZE width   |
| AXI_BURST_WIDTH  | 2             | BURST width  |
| AXI_LOCK_WIDTH   | 2             | LOCK width   |
| AXI_CACHE_WIDTH  | 4             | CACHE width  |
| AXI_PROT_WIDTH   | 3             | PROT width   |
| AXI_QOS_WIDTH    | 4             | QOS width    |
| AXI_REGION_WIDTH | 4             | REGION width |
| AXI_USER_WIDTH   | 4             | USER width   |
| AXI_DATA_WIDTH   | 64            | DATA width   |
| AXI_STRB_WIDTH   | 8             | STRB width   |
| AXI_RESP_WIDTH   | 2             | RESP width   |



To override these parameters, users can extend *axi\_params* and create a child class. This child class can then be used during instantiation of agents and sequences to parameter override the default type. Declaration of this child class is done inside a package. Shown below is an example.

```
1 package sys;
    import uvm pkg::*;
     `include "uvm macros.svh"
     import axi pkg::*;
 4
 5
 6
     `include "axi params.sv"
 7
 8
     //extend axi params class and override parameters
 9
     class axi port 32x32x4 extends axi params;
       parameter AXI ADDR WIDTH = 32;
10
11
       parameter AXI DATA WIDTH = 32;
      parameter AXI STRB WIDTH = AXI DATA WIDTH/8;
13
       parameter AXI ID WIDTH = 4;
14
15
      //Used by write and read address channels
      typedef axi addr item #(
16
17
        .AXI ID WIDTH (AXI ID WIDTH),
        .AXI ADDR WIDTH(AXI ADDR WIDTH),
18
        .AXI LEN WIDTH(AXI LEN WIDTH),
19
        .AXI SIZE WIDTH(AXI SIZE WIDTH),
20
21
        .AXI BURST WIDTH (AXI BURST WIDTH),
        .AXI LOCK WIDTH (AXI LOCK WIDTH),
22
23
        .AXI CACHE WIDTH (AXI CACHE WIDTH),
24
        .AXI PROT WIDTH (AXI PROT WIDTH),
25
        .AXI QOS WIDTH (AXI QOS WIDTH),
        .AXI REGION WIDTH (AXI REGION WIDTH),
26
27
        .AXI USER WIDTH (AXI USER WIDTH)
28
      ) axi addr item t;
29
30
      //Used by write and read data channels
31
      typedef axi data item #(
32
        .AXI ID WIDTH(AXI ID WIDTH),
33
        .AXI DATA WIDTH (AXI DATA WIDTH),
34
        .AXI STRB WIDTH (AXI STRB WIDTH),
35
        .AXI RESP WIDTH (AXI RESP WIDTH)
      ) axi data item t;
36
37
38
      //Used by write response channel
      typedef axi resp item #(
39
        .AXI ID WIDTH (AXI ID WIDTH),
40
41
        .AXI RESP WIDTH (AXI RESP WIDTH),
        .AXI USER WIDTH (AXI USER WIDTH)
42
      ) axi resp item t;
```



```
44
45
       typedef virtual axi addr inf #(
46
         .ID WIDTH (AXI ID WIDTH),
47
         .ADDR WIDTH (AXI ADDR WIDTH),
        .LEN WIDTH (AXI LEN WIDTH),
48
         .SIZE WIDTH (AXI SIZE WIDTH),
49
50
         .BURST WIDTH (AXI BURST WIDTH),
51
         .LOCK WIDTH (AXI LOCK WIDTH),
52
         .CACHE WIDTH (AXI CACHE WIDTH),
         .PROT WIDTH (AXI PROT WIDTH),
53
54
        .QOS WIDTH (AXI QOS WIDTH),
55
         .REGION WIDTH (AXI REGION WIDTH),
56
         .USER WIDTH
                       (AXI USER WIDTH)
57
      ) addr if t;
58
59
       typedef virtual axi data inf #(
60
         .ID WIDTH (AXI ID WIDTH),
        .DATA WIDTH
                      (AXI DATA WIDTH),
61
         .STRB WIDTH (AXI_STRB_WIDTH),
62
63
         .USER WIDTH (AXI USER WIDTH),
         .RESP WIDTH
                       (AXI RESP WIDTH)
64
       ) data if t;
65
66
67
      typedef virtual axi resp inf #(
                      (AXI ID WIDTH),
68
        .ID WIDTH
69
         .RESP WIDTH
                     (AXI RESP WIDTH),
70
         .USER WIDTH (AXI USER WIDTH)
71
       ) resp if t;
72
73
     endclass
74
75 endpackage
```

In the example, <code>axi\_params</code> is extended in line #9. In lines #10 to #13, 4 parameters were overridden to change their value. Lines #16 to #71 are needed so that the definition of the type defines are also overridden with the new values. These type defines are used internally in the code of the VIP. Users can create multiple child classes from <code>axi\_params</code> if their testbench uses multiple AXI buses with different signal widths. Refer to section 3.8 Environment for example of agent instantiation with parameter override.

#### 3.2. AXI Master Agent

The AXI master agent is used to issue AXI write and read transactions. Each AXI channel has its own independent driver and interface. The write address, write data, and read address channel drivers are each connected to their respective sequencers. The write response and read data channels are each assigned a ready signal driver. The ready signal drivers toggle the ready signal of the write response channel and read data channel based on the configuration set by the user. This allows the user to create back-pressure on the write response channel and read data channel.





Figure 1. AXI Master Agent Diagram

#### 3.2.1. Address Driver

The AXI master uses a common address driver for its write and read address channels. This driver controls the address valid (AxVALID) signal and other address channel signals that must be driven by the master. The common address driver toggles the pins of the address channel based on information it gets from the axi\_addr\_item sequence item passed by the address sequencer.

#### 3.2.2. Data Driver

The AXI master uses a common data driver for its write data channel. This driver controls the data valid (xVALID) signal and other data channel signals that must be driven by the master. The common data driver toggles the pins of the data channel based on the information it gets from axi\_data\_item sequence item passed by the data sequencer.

#### 3.2.3. Ready Driver

The AXI master uses a common ready signal driver for its write response and read data channel. Unlike the address and data drivers, the ready driver does not need a sequence item. The ready driver toggles the ready signal based on the settings found in axi\_port\_cfg. Listed below are the fields of axi\_port\_cfg that are used by ready driver.

| Table 2. Ready driver configurat | tion fields |
|----------------------------------|-------------|
|----------------------------------|-------------|

| Field Name          | Default Value | Description                                                                                                                                                                                            |
|---------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| min_axready_delay   | 0             | From the time valid signal is high, this field controls the <b>minimum</b> number of clock cycles the <b>address</b> channel ready (AxREADY) signal is low before the driver sets AxREADY to high.     |
| max_axready_delay   | 0             | From the time the valid signal is high, this field controls the <b>maximum</b> number of clock cycles the <b>address</b> channel ready (AxREADY) signal is low before the driver sets AxREADY to high. |
| axready_high_cycles | 0             | From the time AxREADY becomes high, this field specifies the number of clock cycles the <b>AxREADY</b> signal remains high.                                                                            |



| Field Name          | Default Value | Description                                                                                                                                                                                                 |
|---------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| min_xready_delay    | 0             | From the time the valid signal is high, this field controls the <b>minimum</b> number of clock cycles the <b>data</b> channel ready (xREADY) signal is low before the driver sets xREADY to high.           |
| max_xready_delay    | 0             | From the time the valid signal is high, this field controls the <b>maximum</b> number of clock cycles the <b>data</b> channel ready (xREADY) signal is low before the driver sets xREADY to high.           |
| xready_high_cycles  | 0             | From the time xREADY becomes high, this field specifies the number of clock cycles the <b>xREADY</b> signal remains high.                                                                                   |
| min_bxready_delay   | 0             | From the time the valid signal is high, this field controls the <b>minimum</b> number of clock cycles the <b>write response</b> channel ready (BREADY) signal is low before the driver sets BREADY to high. |
| max_bxready_delay   | 0             | From the time the valid signal is high, this field controls the <b>maximum</b> number of clock cycles the <b>write response</b> channel ready (BREADY) signal is low before the driver sets BREADY to high. |
| bxready_high_cycles | 0             | From the time BREADY becomes high, this field specifies the number of clock cycles the B <b>READY</b> signal remains high.                                                                                  |

When both min and max delays are set to zero, the ready signal is always high when not in reset as illustrated in the next figure.



Figure 2. Both min and max ready delays are zero

When the max delay is non-zero, the driver will randomize the delay between the min and max values. The max delay value should always be greater than or equal the min delay value. In the Figure 3 below, min delay is zero, max delay is five, and high cycles is 2.

In the example below, delay is randomized to 0 which resulted in the ready signal being high immediately after reset. Since high cycles is set to 2, ready signal remains asserted for 2 cycles (clock cycles #3 & #4) from the time the valid signal asserted. After ready signal negation, delay is randomized to 3 cycles so ready signal remains negated for 3 cycles (#5 to #7). At cycle #8, ready signal is asserted again for 2 cycles until cycle #9. Delay is then randomized to 1 so ready signal waits for valid signal to become high for 1 cycle before becoming asserted at cycle #12.





Figure 3. Non-zero max delay

#### 3.2.4. Virtual Interface

The master agent has virtual interface handles for each of the 5 AXI channels. The master agent gets the interfaces from the UVM config\_db. It uses the master agent name concatenated to the interface name as the *field\_name* (3<sup>rd</sup> argument) to the config\_db get() function, as shown below.

```
if (!uvm config db#(addr if type)::get(null, "uvm test top",
    $sformatf("%s.mstr waddr inf", get name()), awaddr vif)) begin
   `uvm fatal(get name(), "No Virtual Master Interface specified for mstr_waddr_inf")
end
if (!uvm_config_db#(addr_if_type)::get(null, "uvm_test_top",
    $sformatf("%s.mstr raddr inf", get name()), araddr vif)) begin
   `uvm fatal(get name(), "No Virtual Master Interface specified for mstr raddr if")
if (!uvm config db#(data if type)::get(null, "uvm test top",
    $sformatf("%s.mstr wdata inf", get name()), wdata vif)) begin
   `uvm_fatal(get_full_name(), "No Virtual Master Interface specified for mstr wdata if")
end
if (!uvm config db#(data if type)::get(null, "uvm test top",
    $sformatf("%s.mstr_rdata_inf", get_name()),rdata_vif)) begin
   `uvm fatal(get full name(), "No Virtual Master Interface specified for mstr rdata if")
if (!uvm_config_db#(resp_if_type)::get(null, "uvm_test_top",
    $sformatf("%s.mstr resp inf", get name()),bresp vif)) begin
   `uvm fatal(get full name(), "No Virtual Master Interface specified for mstr resp if")
end
```

### 3.3. AXI Slave Agent

The AXI slave agent is used to receive write and read requests and issue corresponding responses back to the master. It has monitors on each channel which passes transaction information to its AXI model. The AXI model, inside the AXI slave agent, assembles the information it gathers from each channel and performs the necessary action. For write transactions, the model writes data into the system memory and assembles a write response that it puts into an outbound write response queue. For read transactions, it gets data from the memory and assembles a read response that it puts into an outbound read response queue. These outbound queues are accessed by the user inside a sequence to issue the responses in the appropriate channel.

Shown in Figure 4 is the slave configured as an active agent. The active slave agent has sequencers and drivers on its write response channel and read data channel that allows it to respond to AXI write and read requests. It also has ready drivers that allows it to control the ready signals on the write address, read address, and write data channels.





Figure 4. AXI Slave Active Agent Diagram

Shown in Figure 5 is the slave configured as a passive agent. The passive slave agent is only used to monitor and sample transactions on the AXI interface.



Figure 5. AXI Slave Passive Agent Diagram

#### 3.3.1. Data Driver

The AXI slave agent uses the same data driver used by the master. See section 3.3.2 Data Driver for details. This driver is used by the slave to send read data(response).

#### 3.3.2. Ready Driver

The AXI slave agent uses the same ready driver used by the master. See section 3.4.2 Ready Driver for details.



#### 3.3.3. Write Response Driver

The AXI slave agent uses a write response driver to control the write response valid (BVALID) signal and other write response channel signals that must be driven by the slave. It toggles the pins of the write response channel based on the information it gets from axi resp item sequence item passed by write response sequencer.

#### 3.3.4. Address Monitor

The AXI slave uses a common address monitor for both of its write and read address channels. This monitor samples the address channel whenever a valid-ready handshake occurs and creates an axi\_addr\_item sequence item. This sequence item is then broadcasted via its analysis port axi addr aport.

#### 3.3.5. Data Monitor

The AXI slave uses a common data monitor for both of its write and read data channels. This monitor samples the data channel whenever a valid-ready handshake occurs and creates an axi\_data\_item sequence item. The data monitor waits for the entire burst to complete (i.e. last signal is high during valid-ready handshake) before the sequence item is broadcasted via its analysis port  $axi_data_aport$ . The data monitor can handle interleaved data by matching the id of each transfer. In the case of AXI4, wherein WID signal is not used, the xID signal of the write data channel interface should be fixed to 0 for the monitor to function correctly.

#### 3.3.6. Write Response Monitor

The AXI slave uses a write response monitor to sample response on the write response channel. A response is sampled whenever a valid-ready handshake occurs. The monitor creates an *axi\_resp\_item* sequence item and broadcasts it via its analysis port *axi\_resp\_aport*.

#### 3.3.7. Virtual Interface

The slave agent has virtual interface handles for each of the 5 AXI channels. The slave agent gets the interfaces from the UVM config\_db. It uses the slave agent name concatenated to the interface name as the *field\_name* (3<sup>rd</sup> argument) to the config\_db get() function, as shown below.

```
if (!uvm_config_db#(addr_if_type)::get(null, "uvm_test_top",
   $sformatf("%s.slv waddr inf", get name()), awaddr vif)) begin
   `uvm fatal(get name(), "No Virtual Master Interface specified for slv waddr inf")
end
if (!uvm config db#(addr if type)::get(null, "uvm test top",
   $sformatf("%s.slv raddr inf", get name()), araddr vif)) begin
   `uvm fatal(get name(), "No Virtual Master Interface specified for slv raddr if")
end
if (!uvm config db#(data if type)::get(null, "uvm test top",
    $sformatf("%s.slv wdata inf", get name()), wdata vif)) begin
   `uvm fatal(get full name(), "No Virtual Master Interface specified for slv wdata if")
end
if (!uvm_config_db#(data_if_type)::get(null, "uvm_test_top",
    $sformatf("%s.slv_rdata_inf", get_name()),rdata_vif)) begin
   `uvm fatal(get full name(), "No Virtual Master Interface specified for slv rdata if")
end
if (!uvm config db#(resp if type)::get(null, "uvm test top",
    $sformatf("%s.slv resp inf", get name()),bresp vif)) begin
   `uvm fatal(get full name(), "No Virtual Master Interface specified for slv resp if")
end
```



#### 3.3.8. AXI Model

The AXI slave agent uses an AXI model to assemble the information gathered from all the channels into a complete AXI burst. The AXI model does this by subscribing to each of the channel monitors and matching the transaction IDs from these channels.

For write transactions, the model matches the write address with its corresponding write data. The model then writes the data into the appropriate address location in the system memory. After data is written, the model prepares a default write response of type <code>axi\_resp\_item</code>. The default response contains an OKAY write response, matching response id, user information equal to 0, and random delay. The model pushes this response into an outbound write response queue called <code>outbound\_bresp\_Q</code>. This queue is intended to be used by sequences that handle sending of write responses.

For read transactions, the model prepares a default read response of type <code>axi\_data\_item</code> whenever it receives a request from the read address channel. The default read response contains data from system memory, matching id, user information equal to 0, and random delay. The default response also contains strobe information that indicates which byte lanes contain valid read data; this information is helpful when the request is either a narrow data transfer or unaligned transfer. The model pushes this response into an outbound read response queue called <code>outbound\_rresp\_Q</code>. This queue is intended to be used by sequences that handle sending of read responses.

The AXI model also provides a third outbound queue that holds the complete AXI burst (address, data, and/or response). The user may use this queue in creating more complex response sequences. For example, users want to modify BRESP or RRESP values depending on the value of the address or some other condition.

#### 3.3.9. System Memory

The system memory stores data sent to the slave. It uses an 8-bit associative array as storage. The depth of the array is determined by the ADDR\_WIDTH parameter. It can hold 2^ADDR\_WIDTH number of bytes. The system memory is instantiated outside the slave agent and a handle is simply passed to the slave model.

Writing and reading to the memory is done via the writeMem() and readMem() functions.

```
function void writeMem(bit[ADDR WIDTH-1:0] start addr, logic[7:0] wdata[$], bit
strb[$]);
      foreach (wdata[i]) begin
        display(" - wdata[%0d] = 0x%0x", i, wdata[i]);
        if (strb[i] == 1'b1) begin
            mem[start addr+i] = wdata[i];
        end
      end
   endfunction
   function void readMem(bit[ADDR WIDTH-1:0] start addr, int byte count, ref
logic[7:0] rdata [$]);
      rdata.delete();
      for (int i=0; i<byte count; i++) begin
         if (mem.exists(start addr+i)) begin
            rdata.push back(mem[start addr+i]);
         end else begin
            rdata.push back('0);
         end
      end
   endfunction
```



# 3.4. AXI Port Configuration

The AXI slave agent uses the common AXI port configuration class. Listed below are the fields used by slave agent.

Table 3. AXI Port Configuration Class Fields

| Field Name          | Target            | Table 3. AXI Port Confi<br>Default Value | Description                                                                                                                                                                                                                                                                                                                         |
|---------------------|-------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| version             | Master &<br>Slave | AXI3                                     | This field specifies the AXI version, either AXI3 or AXI4.                                                                                                                                                                                                                                                                          |
| is_active           | Master            | UVM_ACTIVE                               | This field configures the slave agent as either active or passive.  Active: The slave agent has both drivers and monitors on all channels. The slave agent is able send response as well as sample information from all channels  Passive: The slave agent only has monitors on all channels. It is only used to sample information |
|                     |                   |                                          | from all channels.                                                                                                                                                                                                                                                                                                                  |
| min_axready_delay   | Slave             | 0                                        | From the time valid signal is high, this field controls the minimum number of clock cycles the address channel ready (AxREADY) signal is low before the driver sets AxREADY to high.                                                                                                                                                |
| max_axready_delay   | Slave             | 0                                        | From the time the valid signal is high, this field controls the maximum number of clock cycles the address channel ready (AxREADY) signal is low before the driver sets AxREADY to high.                                                                                                                                            |
| axready_high_cycles | Slave             | 0                                        | From the time AxREADY becomes high, this field specifies the number of clock cycles the AxREADY signal remains high.                                                                                                                                                                                                                |
| min_xready_delay    | Master &<br>Slave | 0                                        | From the time the valid signal is high, this field controls the minimum number of clock cycles the data channel ready (xREADY) signal is low before the driver sets xREADY to high.                                                                                                                                                 |
| max_xready_delay    | Master &<br>Slave | 0                                        | From the time the valid signal is high, this field controls the maximum number of clock cycles the data channel ready (xREADY) signal is low before the driver sets xREADY to high.                                                                                                                                                 |
| xready_high_cycles  | Master &<br>Slave | 0                                        | From the time xREADY becomes high, this field specifies the number of clock cycles the xREADY signal remains high.                                                                                                                                                                                                                  |
| min_bxready_delay   | Master            | 0                                        | From the time the valid signal is high, this field controls the minimum number of clock cycles the write response channel ready (BREADY) signal is low before the driver sets BREADY to high.                                                                                                                                       |
| max_bxready_delay   | Master            | 0                                        | From the time the valid signal is high, this field controls the maximum number of clock cycles the write response channel ready (BREADY) signal is low before the driver sets BREADY to high.                                                                                                                                       |



| bxready_high_cycles | Master | 0 | From the time BREADY becomes high, this field specifies the number of clock cycles the BREADY signal remains high. |
|---------------------|--------|---|--------------------------------------------------------------------------------------------------------------------|
| wr_resp_min_delay   | Slave  | 0 | Minimum number of clock cycles before the slave sends a write response.                                            |
| wr_resp_max_delay   | Slave  | 0 | Maximum number of clock cycles before the slave sends a write response.                                            |
| rd_resp_min_delay   | Slave  | 0 | Minimum number of clock cycles before the slave sends a read response.                                             |
| rd_resp_max_delay   | Slave  | 0 | Maximum number of clock cycles before the slave sends a read response.                                             |

# 3.5. AXI System Config

The AXI system config holds all the AXI port configs. It has a function that takes in the number of masters and number slaves as input and creates default AXI port configs. Users can call this function in their base test to create the port configs. Users can then register the system config into the UVM config\_db so it can be used in the environment. Refer to the example below.

#### 3.6. AXI Channel Interfaces

Each channel of AXI protocol is assigned a separate interface. These interfaces are parameterized to give users control over the widths of each signal. These interfaces also make use of clocking blocks to ensure the signals are synchronous with the AXI clock. These clocking blocks have an input (sampling) skew of 1 and an output (driving) skew of 1. This means input signals are sampled 1 time unit before the positive edge of the clock and output signals are driven 1 time unit after the positive edge of the clock. Another feature of these interface are the signal-level assertions implemented within the interface.

Figure 6 and Figure 7 shows which clocking blocks are used by drivers and monitors of the master and slave agents.





Figure 6. AXI Master Agent Clocking Blocks



Figure 7. AXI Slave Agent Clocking Blocks

#### 3.6.1. Address Channel Interface

The address channel interface is used for both write and read address channels. This interface contains signals used by both AXI3 and AXI4. For signals that are not intended to be used, user should fix these signals to 0. Listed below are the parameters of the address channel interface. The user can change the signal widths by overriding these parameters during instantiation.

| Table 4. Address | Channel | Interface | Darameters |
|------------------|---------|-----------|------------|
| Tuble 4. Address | Channel | mieriace  | Parameters |

| Parameter   | Default Value        | Description          |
|-------------|----------------------|----------------------|
| ID_WIDTH    | 7                    | AxID signal width    |
| ADDR_WIDTH  | 64                   | AxADDR signal width  |
| LEN_WIDTH   | 8 AxLEN signal width |                      |
| SIZE_WIDTH  | 3                    | AxSIZE signal width  |
| BURST_WIDTH | 2                    | AxBURST signal width |
| LOCK_WIDTH  | 2                    | AxLOCK signal width  |
| CACHE_WIDTH | 4                    | AxCACHE signal width |



| Parameter    | Default Value         | Description           |
|--------------|-----------------------|-----------------------|
| PROT_WIDTH   | 3 AxPROT signal width |                       |
| QOS_WIDTH    | 4                     | AxQOS signal width    |
| REGION_WIDTH | 4                     | AxREGION signal width |
| USER_WIDTH   | 4                     | AxUSER signal width   |

Listed below are signals of the address channel interface and their respective directions in each of the clocking blocks.

Table 5. Address Channel Interface Signals and Clocking Blocks

|          | Direction      |                    |                  |  |  |
|----------|----------------|--------------------|------------------|--|--|
| Signal   | Source Driver  | Destination Driver | Monitor Clocking |  |  |
|          | Clocking Block | Clocking Block     | Block            |  |  |
| clk      | -              | -                  | -                |  |  |
| resetn   | IN             | IN                 | IN               |  |  |
| AxREADY  | IN             | OUT                | IN               |  |  |
| AxVALID  | OUT            | IN                 | IN               |  |  |
| AxID     | OUT            | IN                 | IN               |  |  |
| AxADDR   | OUT            | IN                 | IN               |  |  |
| AxLEN    | OUT            | IN                 | IN               |  |  |
| AxSIZE   | OUT            | IN                 | IN               |  |  |
| AxBURST  | OUT            | IN                 | IN               |  |  |
| AxLOCK   | OUT            | IN                 | IN               |  |  |
| AxCACHE  | OUT            | IN                 | IN               |  |  |
| AxPROT   | OUT            | IN                 | IN               |  |  |
| AxQOS    | OUT            | IN                 | IN               |  |  |
| AxREGION | OUT            | IN                 | IN               |  |  |
| AxUSER   | OUT            | IN                 | IN               |  |  |

#### 3.6.1.1. Source Driver Clocking Block

The source driver clocking block is used by address drivers of the master, which are the sources of address transactions.

#### 3.6.1.2. Destination Driver Clocking Block

The destination driver clocking block is used by the address channel ready drivers of the slave agent, which are the recipient of address transactions.

#### 3.6.1.3. Monitor Clocking Block

The monitor clocking block is used by the address monitors of the slave agent.

#### 3.6.2. Data Channel Interface

The data channel interface is used for both write and read address channels. This interface contains signals used by both AXI3 and AXI4. For signals that are not intended to be used, user should fix these signals to 0. Listed below are the parameters of the data channel interface. The user can change the signal widths by overriding these parameters during instantiation.



Table 6. Data Channel Interface Parameters

| Parameter  | Default Value | Description        |
|------------|---------------|--------------------|
| ID_WIDTH   | 7             | xID signal width   |
| DATA_WIDTH | 64            | xDATA signal width |
| STRB_WIDTH | 8             | xSTRB signal width |
| USER_WIDTH | 4             | xUSER signal width |
| RESP_WIDTH | 2             | xRESP signal width |

Listed below are signals of the data channel interface and their respective directions in each of the clocking blocks.

Table 7. Data Channel Interface Signals and Clocking Blocks

|        | Direction      |                    |                  |
|--------|----------------|--------------------|------------------|
| Signal | Source Driver  | Destination Driver | Monitor Clocking |
|        | Clocking Block | Clocking Block     | Block            |
| clk    | -              | -                  | -                |
| resetn | IN             | IN                 | IN               |
| xREADY | IN             | OUT                | IN               |
| xVALID | OUT            | IN                 | IN               |
| xID    | OUT            | IN                 | IN               |
| xDATA  | OUT            | IN                 | IN               |
| xSTRB  | OUT            | IN                 | IN               |
| xLAST  | OUT            | IN                 | IN               |
| xRESP  | OUT            | IN                 | IN               |
| xUSER  | OUT            | IN                 | IN               |

#### 3.6.2.1. Source Driver Clocking Block

The source driver clocking block is used by write data driver of the master and read data driver of the slave.

#### 3.6.2.2. Destination Driver Clocking Block

The destination driver clocking block is used by the write data channel ready driver of the slave agent and the read data channel ready driver of the master agent.

#### 3.6.2.3. Monitor Clocking Block

The monitor clocking block is used by the data monitors of the slave agent.

#### 3.6.3. Response Channel Interface

The response channel interface is only used for the write response channel. This interface contains signals used by both AXI3 and AXI4. For signals that are not intended to be used, user should fix these signals to 0. Listed below are the parameters of the response channel interface. The user can change the signal widths by overriding these parameters during instantiation.

Table 8. Response Channel Interface Parameters

| Parameter  | Default Value | Description        |
|------------|---------------|--------------------|
| ID_WIDTH   | 7             | xID signal width   |
| USER_WIDTH | 4             | xUSER signal width |
| RESP_WIDTH | 2             | xRESP signal width |



Listed below are signals of the response channel interface and their respective directions in each of the clocking blocks.

Table 9. Data Channel Interface Signals and Clocking Blocks

|        | Direction                       |                                   |                        |
|--------|---------------------------------|-----------------------------------|------------------------|
| Signal | Source Driver Clocking<br>Block | Destination Driver Clocking Block | Monitor Clocking Block |
| clk    | -                               | -                                 | -                      |
| resetn | IN                              | IN                                | IN                     |
| BREADY | IN                              | OUT                               | IN                     |
| BVALID | OUT                             | IN                                | IN                     |
| BID    | OUT                             | IN                                | IN                     |
| BRESP  | OUT                             | IN                                | IN                     |
| BUSER  | OUT                             | IN                                | IN                     |

#### 3.6.3.1. Source Driver Clocking Block

The source driver clocking block is used by the write response driver of the slave agent.

#### 3.6.3.2. Destination Driver Clocking Block

The destination driver clocking block is used by the write response channel ready driver of the master agent.

#### 3.6.3.3. Monitor Clocking Block

The monitor clocking block is used by the write response monitor of the slave agent.

#### 3.7. Environment

The AXI master and slave agents are intended to be instantiated directly into any UVM environment. However, there are some key details that users must add into their environment to make sure the agents function correctly. These key points are listed below.

- 1. Package containing axi params and axi params child class should be imported in the environment
- 2. Agents, virtual sequencers, and system memory should be instantiated in the environment with parameter overrides when needed
- 3. In the build phase, create the agents, virtual sequencers, and system memory.
- 4. In the build phase, get the system config from config\_db and assign the individual port configs to their respective master and slave agents
- 5. In the connect phase, pass the handle of the system memory in the environment to the handle of the system memory in the AXI model inside the AXI slave agents.
- 6. In the connect phase, pass the handle of the sequencers in the agents to the handle of the sequencers inside the virtual sequencer



```
import sys::*;
class sig axi env extends uvm env;
   `uvm_component_utils(sig_axi_env)
  axi sys cfg sys cfg;
  axi_slave_agent#(sys::axi_port_32x32x4) slv_agents[];
   axi_master_agent#(sys::axi_port_32x32x4) mstr_agents[];
   axi_virtual_sequencer#(sys::axi_port_32x32x4) vsqrs[];
   axi system memory#(sys::axi port 32x32x4::AXI ADDR WIDTH) mem;
   function new(string name="", uvm component parent);
     super.new(name, parent);
   endfunction // new
   function void build_phase(uvm_phase phase);
     string str;
      super.build phase (phase);
      if (!uvm config db#(axi sys cfg)::get(this, "*", "axi system cfg", sys cfg)) begin
         `uvm_info(get_full_name(), "Cannot find system config setting, use defaults", UVM_LOW)
         sys_cfg = new("sys_cfg");
        sys_cfg.setDefaultPortCfg(1, 1);
     mstr_agents = new[sys_cfg.num_mstrs];
      slv_agents = new[sys_cfg.num_slvs];
     vsqrs = new[sys cfg.num mstrs];
      foreach(mstr agents[i]) begin
        str = $sformatf("mstr_agent_%0d", i);
        mstr_agents[i] = axi_master_agent#(sys::axi_port_32x32x4)::type_id::create(str, this);
        mstr agents[i].port cfg = sys cfg.mstr prt cfg[i];
      end
      foreach(slv_agents[i]) begin
        str = $sformatf("slv_agent_%0d", i);
         slv_agents[i] = axi_slave_agent#(sys::axi_port_32x32x4)::type_id::create(str, this);
        slv_agents[i].port_cfg = sys_cfg.slv_prt_cfg[i];
      foreach(vsqrs[i]) begin
         str = $sformatf("vsqr_%0d", i);
         vsqrs[i] = axi virtual sequencer#(sys::axi port 32x32x4)::type id::create(str, this);
      mem = axi_system_memory#(sys::axi_port_32x32x4::AXI_ADDR_WIDTH)::type_id::create( "mem", this);
   endfunction // build phase
   function void connect_phase(uvm_phase phase);
      super.connect phase(phase);
      foreach(slv_agents[i]) begin
        slv_agents[i].slv_model.mem = mem;
      foreach(vsqrs[i]) begin
        vsqrs[i].waddr_sqr = mstr_agents[i].axi_waddr_sequencer;
         vsqrs[i].wdata_sqr = mstr_agents[i].axi_wdata_sequencer;
         vsqrs[i].bresp_sqr = slv_agents[i].axi_bresp_sequencer;
         vsqrs[i].raddr_sqr = mstr_agents[i].axi_raddr_sequencer;
         vsqrs[i].rdata sqr = slv agents[i].axi rdata sequencer;
      end
   endfunction // connect_phase
endclass // sig axi env
```



### 3.8. Sequence Items

#### 3.8.1. AXI Address Item

The AXI address item (axi\_addr\_item) is extended from UVM sequence item. It is used by both AXI address driver and monitor. It is used for both write address channel and read address channel. The driver gets the axi\_addr\_item from the sequencer and the sequencer gets it from the sequence. The monitor creates the axi\_addr\_item whenever there is a valid-ready handshake on the address channel. Listed below are fields of axi\_addr\_item.

Table 10. AXI Address Item Fields

|        | Tuble 10. ANTAudress Item Fields                        |
|--------|---------------------------------------------------------|
| Field  | Description                                             |
| id     | ID tag. Used for AxID signal.                           |
| addr   | Start address. Used for AxADDR signal.                  |
| len    | Burst length. Used for AxLEN signal.                    |
| size   | Burst size. Used for AxSIZE signal.                     |
| burst  | Burst type. Used for AxBURST signal.                    |
| lock   | Lock type. Used for AxLOCK signal.                      |
| cache  | Memory type. Used for AxCACHE signal.                   |
| prot   | Protection type. Used for AxPROT signal.                |
| qos    | Quality of service. Used for AxQOS signal.              |
| region | Region identifier. Used for AxREGION signal.            |
| user   | User signal. Used for AxUSER signal.                    |
| delay  | Delay. Number of clock cycles before the driver toggles |
|        | the interface pins. Not used by the monitor.            |
| rwType | Read/Write Flag. Indicates whether read or write burst. |

#### 3.8.2. AXI Data Item

The AXI data item (axi\_data\_item) is extended from UVM sequence item. It is used by both AXI data driver and monitor. It is used for both write data channel and read data channel. The driver gets the <code>axi\_data\_item</code> from the sequencer and the sequencer gets it from the sequence. The monitor creates the <code>axi\_data\_item</code> whenever it observes a complete burst on the data channel. Listed below are the fields of the <code>axi\_data\_item</code>.

Table 11. AXI Data Item Fields

| Field     | Description                                                                                                                   |
|-----------|-------------------------------------------------------------------------------------------------------------------------------|
| id        | ID tag. Used for xID signal.                                                                                                  |
| data[\$]  | Queue of data transfers. Used for xDATA signal.                                                                               |
| strb[\$]  | Queue of strobes. Used for xSTRB signal. Only used by drivers for writes.                                                     |
| user[\$]  | Queue of user information. Used for xUSER signal.                                                                             |
| resp[\$]  | Queue of responses. Used for xRESP signal. Used only for reads.                                                               |
| delay[\$] | Queue of transfer delays. Number of clock cycles before<br>the driver toggles the interface pins. Not used by the<br>monitor. |
| data_len  | Burst length. Used by driver to determine number of transfers.                                                                |
| not_last  | Flag used by sequence to let driver know not to assert last signal; used for interleaving data.                               |
| rwType    | Read/Write Flag. Indicates whether read or write burst.                                                                       |



#### 3.8.3. AXI Response Item

The AXI response item (axi\_resp\_item) is extended from UVM sequence item. It is used by both AXI response driver and monitor. It is only used for write response channel. The driver gets the axi\_resp\_item from the sequencer and the sequencer gets it from the sequence. The monitor creates the axi\_resp\_item whenever there is a valid-ready handshake on the write response channel. Listed below are the fields of axi\_resp\_item.

Table 12. AXI Response Item Fields

| Field | Description                                             |
|-------|---------------------------------------------------------|
| id    | ID tag. Used for BID signal.                            |
| resp  | Start address. Used for BRESP signal.                   |
| user  | User signal. Used for BUSER signal.                     |
| delay | Delay. Number of clock cycles before the driver toggles |
|       | the interface pins. Not used by the monitor.            |

#### 3.8.4. AXI Burst Item

The AXI burst item (axi\_item) is extended from UVM sequence item. It is created by the AXI model when it assembles the address, data, and response items into a complete AXI burst. This allows for all burst information to be available inside a single object. Listed below are the fields of axi\_item.

Table 13. AXI Address Item Fields

| Field     | Description                                                |
|-----------|------------------------------------------------------------|
| id        | ID tag.                                                    |
| addr      | Start address.                                             |
| len       | Burst length.                                              |
| size      | Burst size.                                                |
| burst     | Burst type.                                                |
| lock      | Lock type.                                                 |
| cache     | Memory type.                                               |
| prot      | Protection type.                                           |
| qos       | Quality of service.                                        |
| region    | Region identifier.                                         |
| axuser    | Address user information.                                  |
| data[\$]  | Queue of data transfers.                                   |
| strb[\$]  | Queue of strobes.                                          |
| xuser[\$] | Queue of user information on data channel.                 |
| buser     | User information from write response channel.              |
| rresp[\$] | Queue of responses from the read data channel.             |
| bresp     | Response from write data channel.                          |
| rwType    | Read/Write Flag. Indicates whether burst is read or write. |

# 3.9. Sequences

The AXI VIP provides 3 basic sequences. These sequences are used as building blocks to create more complex sequences.



#### 3.9.1. AXI Address Sequence

The AXI address sequence ( $sig\_axi\_addr\_seq$ ) is the basic sequence for the write and read address channels. This sequence issues a single transaction, either read or write, on the address channel. Listed below are the fields of this sequence.

Table 14. AXI Address Sequence Fields

| Field         | Description                                                                                          |
|---------------|------------------------------------------------------------------------------------------------------|
| seq_direction | Read/Write Flag. Indicates whether read or write burst.                                              |
| seq_id        | ID tag. Used for AxID signal.                                                                        |
| seq_addr      | Start address. Used for AxADDR signal.                                                               |
| seq_len       | Burst length. Used for AxLEN signal.                                                                 |
| seq_size      | Burst size. Used for AxSIZE signal.                                                                  |
| seq_burst     | Burst type. Used for AxBURST signal.                                                                 |
| seq_lock      | Lock type. Used for AxLOCK signal.                                                                   |
| seq_cache     | Memory type. Used for AxCACHE signal.                                                                |
| seq_prot      | Protection type. Used for AxPROT signal.                                                             |
| seq_qos       | Quality of service. Used for AxQOS signal.                                                           |
| seq_region    | Region identifier. Used for AxREGION signal.                                                         |
| seq_auser     | User signal. Used for AxUSER signal.                                                                 |
| seq_delay     | Delay. Number of clock cycles before the driver toggles the interface pins. Not used by the monitor. |

#### 3.9.2. AXI Data Sequence

The AXI data sequence ( $sig\_axi\_data\_seq$ ) is the basic sequence for the write and read data channels. This sequence issues a single or partial burst of data, either read or write. Partial means last signal is not asserted at the end of the sequence. Partial bursts are sued to create interleaved transfers. Listed below are the fields of this sequence.

Table 15. AXI Data Sequence Fields

| Field         | Description                                                    |
|---------------|----------------------------------------------------------------|
|               | · · · · · · · · · · · · · · · · · · ·                          |
| seq_direction | Read/Write Flag. Indicates whether read or write burst.        |
| seq_data_len  | Burst length. Used by driver to determine number of transfers. |
|               |                                                                |
| seq_id        | ID tag. Used for xID signal.                                   |
| seq_data[]    | Array of data transfers. Used for xDATA signal.                |
| seq_strb[]    | Array of strobes. Used for xSTRB signal. Only used by          |
|               | drivers for writes.                                            |
| seq_user[]    | Array of user information. Used for xUSER signal.              |
| seq_resp[]    | Array of responses. Used for xRESP signal. Used only for       |
|               | reads.                                                         |
| seq_delay[]   | Array of transfer delays. Number of clock cycles before        |
|               | the driver toggles the interface pins. Not used by the         |
|               | monitor.                                                       |
| not_last      | Flag used by sequence to let driver know not to assert         |
|               | last signal; used for interleaving data.                       |



#### 3.9.3. AXI Response Sequence

The AXI response sequence (sig\_axi\_resp\_seq) is the basic sequence for the write data channel. This sequence issues a single write response. Listed below are the fields of this sequence.

Table 16. AXI Response Sequence Fields

| Field     | Description                                                                                          |
|-----------|------------------------------------------------------------------------------------------------------|
| seq_id    | ID tag. Used for BID signal.                                                                         |
| seq_resp  | Start address. Used for BRESP signal.                                                                |
| seq_user  | User signal. Used for BUSER signal.                                                                  |
| seq_delay | Delay. Number of clock cycles before the driver toggles the interface pins. Not used by the monitor. |

# 3.10. Virtual Sequences

The AXI VIP provides 2 virtual sequences that makes use of the basic sequences discussed in the previous section. Users can use these virtual sequences as reference in building more complex scenarios.

#### 3.10.1. AXI Request Virtual Sequence

The AXI request virtual sequence ( $sig\_axi\_req\_vseq$ ) is used with the AXI master agent to issue a single write or read transaction. For write transactions, this virtual sequence starts an address sequence on the write address channel and a data sequence on the write data channel. For read transactions, this virtual sequence starts an address sequence on the read data channel. Listed below are the fields of this virtual sequence.

Table 17. AXI Request Virtual Sequence Fields

| Field        | Description                                                                                     |
|--------------|-------------------------------------------------------------------------------------------------|
| direction    | Read/Write Flag. Indicates whether read or write burst.                                         |
| id           | ID tag.                                                                                         |
| addr         | Start address.                                                                                  |
| len          | Burst length.                                                                                   |
| size         | Burst size.                                                                                     |
| burst        | Burst type.                                                                                     |
| lock         | Lock type.                                                                                      |
| cache        | Memory type.                                                                                    |
| prot         | Protection type.                                                                                |
| qos          | Quality of service.                                                                             |
| region       | Region identifier.                                                                              |
| auser        | User signal.                                                                                    |
| addr_delay   | Address Delay.                                                                                  |
| data[]       | Array of data transfers.                                                                        |
| strb[]       | Array of strobes.                                                                               |
| duser[]      | Array of user information.                                                                      |
| data_delay[] | Array of data transfer delays.                                                                  |
| not_last     | Flag used by sequence to let driver know not to assert last signal; used for interleaving data. |
| just_data    | When set to 1, the virtual sequence will not start the write address sequence; only the write   |
|              | data sequence will be started.                                                                  |
| data_len     | Burst length. Used by driver to determine number of transfers.                                  |
| version      | Set to either AXI3 or AXI4                                                                      |
| wait_done    | When set to 1, waits for sequence to be finished before unblocking progress.                    |



Shown below is a sample usage of this virtual sequence to issue write and read transactions.

```
class sig axi wr rd test extends sig test base;
  task run phase (uvm phase phase);
      sig_axi_req_vseq#(sys::axi_port_32x32x4) axi req;
     phase.raise_objection(this);
      //Create and randomize write vseq
      axi req = sig axi req vseq#(sys::axi port 32x32x4)::type id::create("axi req", this);
      axi req.randomize() with {
        direction == WRITE;
        addr == 32'h1234;
        len == 7;
        size == 0;
        burst == INCR;
         addr delay == 0;
      };
      axi req.wait done = 1;
                                      //Waits for vseq to finish before proceeding
      axi req.start(axi env.vsqrs[0]); //Start vseq using virtual sequencer instantiated in env
      //Reuse created vseq to use same address channel fields but change direction to read
      axi_req.direction = READ;
      axi_req.start(axi_env.vsqrs[0]);
```

The example below shows how to use this virtual sequence to issue interleaved write data.

```
class sig axi write interleaved test extends sig test base;
  task run phase (uvm phase phase);
     sig axi req vseq#(sys::axi port 32x32x4) axi req[];
     phase.raise objection(this);
      //Issue 4 interleaved write bursts
      axi_req = new[2];
      foreach (axi_req[i]) begin
         axi_req[i] =
sig_axi_req_vseq#(sys::axi_port_32x32x4)::type_id::create($sformatf("axi req %0d",i), this);
        axi_req[i].wait_done = 0;
         axi req[i].not last = 1;
         axi req[i].data len = 2; //master will only issue 2 transfers per burst
         axi req[i].randomize() with {
            direction == WRITE;
            addr == 32'h1000 0000 * (i + 1);
            len == 15; //16 transfers per burst
            id == i;
            size == $clog2(sys::axi port 32x32x4::AXI DATA WIDTH/8);
            burst == INCR;
            addr delay == 0;
         };
         axi req[i].start(axi env.vsqrs[0]);
      end
```



```
//Interleave remaining 14 transfers for each burst
for(int j=0; j<14; j++) begin
    foreach (axi_req[i]) begin
        axi_req[i].wait_done = 0;
        axi_req[i].not_last = (j < 13) ? 1 : 0;
        axi_req[i].data_len = 1; //master will only issue 1 transfer at a time
        axi_req[i].just_data = 1;
        axi_req[i].start(axi_env.vsqrs[0]);
    end
end</pre>
```

Below is the resulting interleaved data.





#### 3.10.2. AXI Response Virtual Sequence

The AXI response virtual sequence (sig\_axi\_resps\_vseq) is used with the AXI slave agent to automatically issue write and read responses. This is a free-running sequence that only needs to be started once, at the start of the test. Listed below are the fields of this virtual sequence.

Table 19. AXI Response Virtual Sequence Fields

| Field              | Description                                                                                                                                                                                                                                                                                                                                                             |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| user_rresp_q       | Queue of type <code>axi_data_item</code> . This queue gives the user control over the read data/response. If this queue is empty, the sequence uses default read response prepared by the AXI model. If this queue is not empty, the sequence pops entries from this queue and overrides the default response from the AXI model with information provided by the user. |
| user_bresp_q       | Queue of type <code>axi_resp_item</code> . This queue gives the user control over the write response. If this queue is empty, the sequence uses default write response prepared by the AXI model. If this queue is not empty, the sequence pops entries from this queue and overrides the default response from the AXI model with information provided by the user.    |
| slv_model          | Handle of AXI model. This should be set prior to starting the sequence.                                                                                                                                                                                                                                                                                                 |
| enable_interleaved | Read data interleave enable. When set to 1, the sequence will return read data in interleaved manner. Interleaving will only occur when there are multiple pending read transactions.                                                                                                                                                                                   |



Shown below is a sample usage of this virtual sequence to issue default write and read responses.

```
class sig_axi_wr_rd_test extends sig_test_base;
.
.
. task run_phase(uvm_phase phase);
    sig_axi_resps_vseq#(sys::axi_port_32x32x4) axi_resp;

axi_resp = sig_axi_resps_vseq#(sys::axi_port_32x32x4)::type_id::create("axi_resp", this);
    fork
        axi_resp.slv_model = axi_env.slv_agents[0].slv_model; //Pass AXI model to vseq
        axi_resp.start(axi_env.vsqrs[0]); //Start free-running sequence
        join_none
.
```

Shown below is an example showing how to use user rresp q and user bresp q to control the responses.

```
class sig axi error response test extends sig test base;
  task run phase (uvm phase phase);
      sig_axi_resps_vseq#(sys::axi_port_32x32x4) axi_resp;
      axi resp = sig axi resps vseq#(sys::axi port 32x32x4)::type id::create("axi resp", this);
      //{\rm Ex} #1: User wants bresp for 1st transaction to be DECERR
      write resp = axi resp item type::type id::create("write resp", this);
      write resp.randomize () with {
         resp == DECERR;
        user == 'hf;
        delay == 0;
      axi resp.user bresp q.push back(write resp); //push custom write response
      //Ex #2. User wants to change/corrupt the read data
      read resp = axi data item type::type id::create("read resp", this);
      read resp.randomize () with {
        data.size() == 1;
         foreach (data[i]) { data[i] == 'hffff;}
      axi resp.user rresp q.push back(read resp); //push custom read response
        axi resp.slv model = axi env.slv agents[0].slv model; //Pass AXI model to vseq
       axi resp.start(axi env.vsqrs[0]); //Start free-running sequence
      join_none
```



The AXI VIP provides sample base test and sample test cases. Listed below are tests and their descriptions.

Table 20. Tests

| Test Name                      | Description                                                                                                                                        |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| sig_test_base                  | Sample base test. This shows how to instantiate the system config, create the port configs, and register the system config into the UVM config_db. |
| sig_axi_wr_rd_test             | This test shows how to issue write and read transactions from the master and how to enable responses from the slave.                               |
| sig_axi_burst_test             | This test demonstrates how to issue bursts with different lengths, types, and sizes.                                                               |
| sig_axi_write_interleaved_test | This test shows how to use the request virtual sequence to create interleaved write data.                                                          |
| sig_axi_read_interleaved_test  | This test shows how to use the response virtual sequence to create interleaved read data.                                                          |
| sig_axi_error_response_test    | This test shows how to modify the response from the response virtual sequence to create error scenarios.                                           |
| sig_axi_mst_timing_test        | This test shows how configure the port config to control the timing of the master agent.                                                           |
| sig_axi_slv_timing_test        | This test shows how to configure the port config to control the timing of slave agent.                                                             |

# 4. Testbench Integration

To integrate the AXI VIP, users need to perform the following:

- 1. Import the necessary packages
- 2. Instantiate interfaces, connect them to clock and reset sources, register them in UVM config\_db
  - The *field\_name* (3<sup>rd</sup> argument) used in config\_db set() function should match the *field\_name* used by the master and slave agents. Refer to sections 3.3.4 and 3.4.7 for more details.
- 3. Connect interface pins to DUT pins

See below for an example.



```
import sys::*;
module top;
   //Instantiate interfaces
  // Write master IFs
  axi addr inf #(
      .ID WIDTH
                    (sys::axi port 32x32x4::AXI ID WIDTH),
      .ADDR WIDTH (sys::axi port 32x32x4::AXI ADDR WIDTH)
  ) axi mstr waddr inf[number of masters-1:0](
      .clk(clk), .resetn(rsn));
  axi data inf #(
      .ID WIDTH
                    (sys::axi port 32x32x4::AXI ID WIDTH),
                    (sys::axi port 32x32x4::AXI DATA WIDTH),
      .DATA WIDTH
                    (sys::axi port 32x32x4::AXI STRB WIDTH)
      .STRB WIDTH
  ) axi_mstr_wdata_inf[number_of_masters-1:0](
      .clk(clk), .resetn(rsn));
  axi resp inf #(
      .ID_WIDTH
                    (sys::axi port 32x32x4::AXI ID WIDTH)
  ) axi mstr resp inf[number of masters-1:0](
      .clk(clk), .resetn(rsn));
  // Read master IFs
  axi addr inf #(
      .ID WIDTH
                    (sys::axi port 32x32x4::AXI ID WIDTH),
                   (sys::axi port 32x32x4::AXI ADDR WIDTH)
      .ADDR WIDTH
  ) axi_mstr_raddr_inf[number_of_masters-1:0](
      .clk(clk), .resetn(rsn));
  axi data inf #(
      .ID WIDTH
                    (sys::axi_port_32x32x4::AXI_ID_WIDTH),
      .DATA WIDTH
                    (sys::axi_port_32x32x4::AXI_DATA_WIDTH),
      .STRB WIDTH
                   (sys::axi_port_32x32x4::AXI_STRB_WIDTH)
  ) axi_mstr_rdata_inf[number_of_masters-1:0](
      .clk(clk), .resetn(rsn));
  //Write slave Ifs
  axi addr inf #(
      .ID WIDTH
                    (sys::axi_port_32x32x4::AXI_ID_WIDTH),
      .ADDR WIDTH
                   (sys::axi port 32x32x4::AXI ADDR WIDTH)
  )axi slv waddr inf[number of slaves-1:0](.clk(clk), .resetn(rsn));
  axi data inf #(
      .ID WIDTH
                    (sys::axi port 32x32x4::AXI ID WIDTH),
      .DATA WIDTH
                   (sys::axi port 32x32x4::AXI DATA WIDTH),
      .STRB WIDTH
                   (sys::axi_port_32x32x4::AXI_STRB_WIDTH)
     ) axi slv wdata inf[number of slaves-1:0](.clk(clk),.resetn(rsn));
  axi resp inf #(
      .ID WIDTH
                    (sys::axi port 32x32x4::AXI ID WIDTH)
   ) axi slv resp inf[number of slaves-1:0](.clk(clk),.resetn(rsn));
  //READ slave IFs
  axi addr inf #(
      .ID WIDTH
                    (sys::axi_port_32x32x4::AXI_ID_WIDTH),
      .ADDR WIDTH
                    (sys::axi port 32x32x4::AXI ADDR WIDTH)
  ) axi slv raddr inf[number of slaves-1:0](.clk(clk),.resetn(rsn));
  axi data inf #(
                    (sys::axi port 32x32x4::AXI ID WIDTH),
      .ID WIDTH
      .DATA_WIDTH (sys::axi_port_32x32x4::AXI_DATA_WIDTH),
      .STRB WIDTH (sys::axi port 32x32x4::AXI STRB WIDTH)
  ) axi slv rdata inf[number of slaves-1:0](.clk(clk),.resetn(rsn));
```



```
//Register the interfaces into the UVM config DB
genvar i;
generate
   for (i=0; i<number of masters; i++) begin
      initial begin
         uvm config db #(sys::axi port 32x32x4::addr if t)::set(null, "uvm test top",
             $sformatf("mstr agent %0d.mstr waddr inf", i), axi mstr waddr inf[i]);
         uvm_config_db #(sys::axi_port_32x32x4::addr_if_t)::set(null, "uvm_test_top",
             $sformatf("mstr agent %0d.mstr raddr inf", i), axi mstr raddr inf[i]);
         uvm_config_db #(sys::axi_port_32x32x4::data_if_t)::set(null, "uvm_test_top",
             $sformatf("mstr_agent_%0d.mstr_wdata_inf", i), axi_mstr_wdata_inf[i]);
         uvm_config_db #(sys::axi_port_32x32x4::data_if_t)::set(null, "uvm_test_top",
             $sformatf("mstr agent %0d.mstr rdata inf", i), axi mstr rdata inf[i]);
         uvm config db #(sys::axi port 32x32x4::resp if t)::set(null, "uvm test top",
             $sformatf("mstr agent %0d.mstr resp inf", i), axi mstr resp inf[i]);
      end // initial begin
   end // for (i=0; i<number of masters; i++)
endgenerate
generate
   for (i=0; i<number of slaves; i++) begin
      initial begin
         uvm config db #(sys::axi port 32x32x4::addr if t)::set(null, "uvm test top",
             $sformatf("slv agent %0d.slv waddr inf", i), axi slv waddr inf[i]);
         uvm_config_db #(sys::axi_port_32x32x4::addr_if_t)::set(null, "uvm_test_top",
             $sformatf("slv agent %0d.slv raddr inf", i), axi slv raddr inf[i]);
         uvm_config_db #(sys::axi_port_32x32x4::data_if_t)::set(null, "uvm_test_top",
             $sformatf("slv agent %0d.slv wdata inf", i), axi slv wdata inf[i]);
         uvm_config_db #(sys::axi_port_32x32x4::data_if_t)::set(null, "uvm_test_top",
             $sformatf("slv agent %0d.slv rdata inf", i), axi slv rdata inf[i]);
         uvm_config_db #(sys::axi_port_32x32x4::resp_if_t)::set(null, "uvm_test_top",
             $sformatf("slv agent %0d.slv resp inf", i), axi slv resp inf[i]);
      end // initial begin
   end // for (i=0; i<number of slaves; i++)
endgenerate
```



# 4.1. Directory Structure

