## D.1 Design Unit Hierarchy

This inheritance list is sorted roughly, but not completely, alphabetically:

| button_and_hex_wrapper | 20  |
|------------------------|-----|
| button_control         | 21  |
| bounce_filter          | 17  |
| seven_seg_control      | 40  |
| bin2bcd                | 16  |
| BCD_block              | 15  |
| clk_div_seven_seg      | 24  |
| RGB_diode_controller   | 38  |
| dac_Top                | 30  |
| clk_divide             |     |
| DAC_SPI                | 29  |
| DAC_buffer             | 28  |
| dummyapb               | 33  |
| ADC_TOP                | 13  |
| digitalfilter          | 31  |
| ADC_buffer             | 111 |

## **Design Unit Index**

## D.2 Design Unit List

Here is a list of all design unit members with links to the Entities they belong to:

| entity ADC_buffer                                                                                                                                                                                |     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| This component buffers samples when buff_write goes from low to high, until the buffer is full. When this happens Buffer full is driven high for one clock cycle. The softcore will the read the |     |
| values from the buffer by changing the address. The buffer will then instantly output the value on                                                                                               |     |
| this address on the buffout port                                                                                                                                                                 | 111 |
| entity ADC_TOP                                                                                                                                                                                   |     |
| Use of standard logic arguments                                                                                                                                                                  | 113 |
| architecture APB_interface                                                                                                                                                                       |     |
| Architecture of the Dummy_apb                                                                                                                                                                    | 114 |
| entity BCD_block                                                                                                                                                                                 |     |
| This module is used in the conversion of binary to binary coded decimals                                                                                                                         | 115 |
| entity bin2bcd                                                                                                                                                                                   |     |
| This component calculates the binary coded decimal equivalent of a binary number. This module                                                                                                    |     |
| is not completely generic yet but it is verified to work at the size used in the implementation. For                                                                                             |     |
| <pre>updates check https://github.com/Jaxc/bin2bcd</pre>                                                                                                                                         | 116 |
| entity bounce_filter                                                                                                                                                                             |     |
| This component stabilized signals by waiting until a signal have been high or low for a set about                                                                                                |     |
| of time                                                                                                                                                                                          | 117 |
| architecture Buffer_ADC                                                                                                                                                                          |     |
| Architecture of the ADC buffer                                                                                                                                                                   | 118 |
| architecture Buffer_dac                                                                                                                                                                          |     |
| Architecture of the DAC buffer                                                                                                                                                                   | 119 |
| entity button_and_hex_wrapper                                                                                                                                                                    |     |
| This component gathers all the sub-modules needed for HID. It also supplies an interface to the                                                                                                  |     |
| APB bus                                                                                                                                                                                          | 120 |
| entity button_control                                                                                                                                                                            | 121 |
| architecture clk_div_DAC                                                                                                                                                                         | 400 |
| Architecture of the clk_divider                                                                                                                                                                  | 122 |

| architecture clk_div_seven                                                                                                                                                                                                                                                                                                                                     |     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Architecture of the clk_div_seven_seg                                                                                                                                                                                                                                                                                                                          | 123 |
| entity clk_div_seven_seg                                                                                                                                                                                                                                                                                                                                       |     |
| This component takes the system clock divides it for Seven segment displays. This is done by                                                                                                                                                                                                                                                                   |     |
| implementing counters                                                                                                                                                                                                                                                                                                                                          | 124 |
| entity clk_divide                                                                                                                                                                                                                                                                                                                                              |     |
| This component takes the system clock divides it for ADC/DAC components using lower clocks. This is done by implementing counters. When a certain counter reached a set number it will change the output and reset the counter                                                                                                                                 | 125 |
| architecture control_button                                                                                                                                                                                                                                                                                                                                    |     |
| Architecture of the button_control                                                                                                                                                                                                                                                                                                                             | 126 |
| architecture converter                                                                                                                                                                                                                                                                                                                                         |     |
| Bin2BCD component is a generic binary to binary coded decimal. It does this by using the BCD_block according to the method used in http://www.johnloomisorg/ece314/notes/devices/binary_to_BCD/bin_to_bcd.html. This module is not completely generic yet but it is verified to work at the size used in the implementation. For                               |     |
| <pre>updates check https://github.com/Jaxc/bin2bcd</pre>                                                                                                                                                                                                                                                                                                       | 127 |
| entity DAC_buffer                                                                                                                                                                                                                                                                                                                                              |     |
| This component buffers samples from the softcore at the current address when buffwrite is high.  The buffer will then output the values on when the buffRead goes from low to high entity DAC_SPI                                                                                                                                                              | 128 |
| The DAC SPI interface converts parallel data from the data port and transforms it to a SPI to be sent to the external DAC chip on the din port. The module also adds flag bits to this signal, as well as a chip select signal called n_sync. The interface listens to the sample clock and only transmits a new message when this clock goes from low to high | 129 |
| entity dac_Top                                                                                                                                                                                                                                                                                                                                                 |     |
| This component is a wrapper for the parts needed for the digital to analog converter. Its main functionality is to provide for internal connections between the components and to throughput any signals to the next level in the hierarchy                                                                                                                    | 130 |
| entity digitalfilter                                                                                                                                                                                                                                                                                                                                           | 100 |
| This module implements a digital FIR filter. When the start port goes from low to high the filter will shift a storage vector and sample the current input value. The filter than multiplies and accumulates once every clock cycle until the calculations are done. When this happened the calculated value is outputted and the finished port will be set    | 131 |
| architecture diode                                                                                                                                                                                                                                                                                                                                             |     |
| Architecture of the RGB_diode                                                                                                                                                                                                                                                                                                                                  | 133 |
| entity dummyapb                                                                                                                                                                                                                                                                                                                                                |     |
| This component gathers all the sub-modules needed for communication with ADC and DAC. It                                                                                                                                                                                                                                                                       |     |
| also supplies an interface to the APB bus                                                                                                                                                                                                                                                                                                                      | 133 |
| Architecture of the bounce_filter                                                                                                                                                                                                                                                                                                                              | 135 |
| architecture FIR_filter                                                                                                                                                                                                                                                                                                                                        |     |
| Digitalfilter                                                                                                                                                                                                                                                                                                                                                  | 135 |
| architecture HID_wrapper                                                                                                                                                                                                                                                                                                                                       |     |
| Architecture of the Dummy_apb                                                                                                                                                                                                                                                                                                                                  | 136 |
| architecture LUT                                                                                                                                                                                                                                                                                                                                               |     |
| Architecture of the BCD_block                                                                                                                                                                                                                                                                                                                                  | 138 |
| entity RGB_diode_controller                                                                                                                                                                                                                                                                                                                                    |     |
| The RGB_control controls on of the onboard diodes. Depending on the input of the is_working the diode will either be green or red                                                                                                                                                                                                                              | 138 |
| architecture seven_crtl                                                                                                                                                                                                                                                                                                                                        |     |
| Architecture of the seven_seg_control                                                                                                                                                                                                                                                                                                                          | 139 |
| entity seven_seg_control  The seven segment display takes two 8 bit integers in and outputs these on an 8 digit seven segment display                                                                                                                                                                                                                          | 140 |
| architecture SPI                                                                                                                                                                                                                                                                                                                                               | 140 |
| Architecture of the DAC SPI                                                                                                                                                                                                                                                                                                                                    | 141 |

| architecture TOP_ADC  ADC_TOP                                                                              |       |
|------------------------------------------------------------------------------------------------------------|-------|
| File Index                                                                                                 |       |
| D.3 File List                                                                                              |       |
| Here is a list of all documented files with brief descriptions:                                            |       |
| ADC buffer.vhd                                                                                             |       |
| A buffer for storing samples before they are ready by the softcore                                         | . 144 |
| BCD_block.vhd                                                                                              |       |
| A 4bit BIN to BCD lookup table                                                                             | . 144 |
| bin2bcd.vhd                                                                                                | =     |
| An almost generic binary to BCD                                                                            | . 145 |
| bounce_filter.vhd                                                                                          | 1.45  |
| The bounce filter stabilizes a bouncing input                                                              | . 145 |
| A wrapper to solve the interfacing between the APB bus and HID                                             | 145   |
| button_control.vhd                                                                                         | . 140 |
| This module controls the current and selected number, using the input button                               | . 146 |
| clk div seven seg.vhd                                                                                      |       |
| A clock divider for the seven segment display                                                              | . 146 |
| CLK_divide.vhd                                                                                             |       |
| A simple clock divider using counters                                                                      | . 146 |
| DAC_BUFFER.vhd                                                                                             |       |
| A buffer for storing samples from the softcore before they are sent to the DAC                             | . 147 |
| DAC_SPI.vhd                                                                                                |       |
| A buffer for storing samples from the softcore before they are sent to the DAC                             | . 147 |
| DAC_TOP.vhd                                                                                                |       |
| A top file to instantiate the modules used to the DAC. The components instantiated in this file ar         |       |
| the the clk_divide, DAC_SPI and the DAC_buffer                                                             | . 147 |
| digitalfilter.vhd                                                                                          |       |
| A buffer for storing samples before they are ready by the softcore                                         | . 148 |
| dummyapb.vhd                                                                                               | 1.40  |
| A wrapper to solve the interfacing between the APB bus and the ADC_TOP and DACTOP RGB diode controller.vhd | . 148 |
| This unit controls the color and strength of the RGB                                                       | 140   |
| seven_seg_control.vhd                                                                                      | . 140 |
| An output interface for the seven segment displays                                                         | . 149 |

## **Class Documentation**

## D.4 ADC\_buffer Entity Reference

This component buffers samples when buff\_write goes from low to high, until the buffer is full. When this happens Buffer full is driven high for one clock cycle. The softcore will the read the values from the buffer by changing the address. The buffer will then instantly output the value on this address on the buffout port.

Inheritance diagram for ADC\_buffer:



• Buffer\_ADC architecture

Architecture of the ADC buffer.

#### Libraries

• IEEE

Use of standard library.

#### **Use Clauses**

• IEEE.STD\_LOGIC\_1164.all

Use of standard logic arguments.

• IEEE.NUMERIC\_STD.all

Use of standard numerical arguments.

## Generics

• bufferwidth integer:= 7

Generic indicating the width of the buffer address.

#### **Ports**

clk in STD\_LOGIC

clock for buffer registers.

rst in STD\_LOGIC

Global reset, active low.

buff\_write in STD\_LOGIC

Controls when values are to be stored, also changes the buffer memory pointer.

• Buffin in STD\_LOGIC\_VECTOR( 15 downto 0 )

Input value to be stored.

• Buffout out STD\_LOGIC\_VECTOR( 15 downto 0 )

Output value from the current address slot.

• Bufferfull out STD\_LOGIC

high for one clock cycle when the buffer is full, low otherwise. This is due to Leon 3 only accepting interrupts being high for one clock cycle.

Addr in STD\_LOGIC\_VECTOR(bufferwidth - 1 downto 0)

Address currently asked for.

#### **D.4.1 Detailed Description**

This component buffers samples when buff\_write goes from low to high, until the buffer is full. When this happens Buffer full is driven high for one clock cycle. The softcore will the read the values from the buffer by changing the address. The buffer will then instantly output the value on this address on the buffout port.

The documentation for this class was generated from the following file:

• ADC\_buffer.vhd

## D.5 ADC\_TOP Entity Reference

Use of standard logic arguments.

Inheritance diagram for ADC\_TOP:



#### **Entities**

 TOP\_ADC architecture
 ADC\_TOP.

## Libraries

IEEE

This line outputs the value of the buffer of the current address to the out port.

## **Use Clauses**

IEEE.STD\_LOGIC\_1164.all

Use of standard library.

#### **Ports**

• CLK in STD LOGIC

This component is a wrapper for the ADC, a buffer and the components needed to complete the decimation. Its main functionality is to provide for internal connections between the components. Global clock running at 50 MHz.

CLK100 in STD\_LOGIC

A clock on 100MHz to let the filter have more taps.

RST in STD\_LOGIC

Global reset active low.

sampleclk in STD\_LOGIC

Sample enable running at  $\sim\!44100$  Hz.

vauxp3 in STD\_LOGIC

Positive analogue signal.

vauxn3 in STD\_LOGIC

Negative analogue signal.

addr in STD\_LOGIC\_vector(6 downto 0)

Address from the softcore.

buff full out STD\_LOGIC

Signal indicating the buffer is full.

ADC\_buff\_write in STD\_LOGIC

Signal indicating the buffer should be written.

ADC\_buff\_out out STD\_LOGIC\_VECTOR( 15 downto 0 )

Sampled value after decimation.

#### D.5.1 Detailed Description

Use of standard logic arguments.

The documentation for this class was generated from the following file:

· ADC\_TOP.vhd

## D.6 APB interface Architecture Reference

Architecture of the Dummy\_apb.

#### **Processes**

regs( clk , rstn )

#### Components

- ADC TOP
- DacTop

## **Constants**

pconfig apb\_config\_type:=( 0 =>ahb\_device\_reg(VENDOR\_GROUP,OWN\_ADC, 0, 0, 0), 1 =>apb\_iobar(paddr,pmask))

## **Signals**

• sLED std\_logic\_vector( 31 downto 0 )

Buffered signals from the APB bus.

• sampledvalue STD\_LOGIC\_VECTOR( 15 downto 0 )

Sampled value from the ADC\_buffer.

• sampleclk std\_logic

Sample clock for the ADC.

ADDR STD\_LOGIC\_VECTOR( 6 downto 0 )

Address for the ADC\_buffer and DAC\_buffers.

buffer\_interupt STD\_LOGIC

Interrupt from the ADC\_buffer.

• sampleena44kHz STD\_LOGIC

Sample clock for the ADC buffer.

dac\_buff\_write STD\_LOGIC

This signal comes from the right address combination indicating the DAC\_buffer is to read.

irq STD\_LOGIC

Buffered interrupt to prevent the interrupt if being high for more than one clock cycle.

#### Instantiations

inst\_top dactop

This vector configs the address ranging and start address.

- inst\_adc\_top ADC\_TOP
- bootmsg report\_version

#### D.6.1 Detailed Description

Architecture of the Dummy\_apb.

The Dummy APB creates an interface between the APB and the ADC/DAC. This is done in the simplest way possible. The address to the ADC and DAC buffer is part of the APB address to this component.

The documentation for this class was generated from the following files:

· dummyapb.vhd

## D.7 BCD\_block Entity Reference

This module is used in the conversion of binary to binary coded decimals.

Inheritance diagram for BCD\_block:



#### **Entities**

· LUT architecture

Architecture of the BCD\_block.

#### Libraries

• IEEE

Use of standard library.

#### **Use Clauses**

IEEE.STD\_LOGIC\_1164.all

Use of standard logic arguments.

#### **Ports**

• in vector in STD\_LOGIC\_VECTOR( 3 downto 0 )

Input binary vector.

out\_vector out STD\_LOGIC\_VECTOR( 3 downto 0 )

output BCD vector

## **D.7.1** Detailed Description

This module is used in the conversion of binary to binary coded decimals.

The documentation for this class was generated from the following file:

BCD\_block.vhd

## D.8 bin2bcd Entity Reference

This component calculates the binary coded decimal equivalent of a binary number. This module is not completely generic yet but it is verified to work at the size used in the implementation. For updates check https-://github.com/Jaxc/bin2bcd.

Inheritance diagram for bin2bcd:



## **Entities**

· converter architecture

bin2BCD component is a generic binary to binary coded decimal. It does this by using the BCD\_block according to the method used in http://www.johnloomis.org/ece314/notes/devices/binary\_to\_BCD\_bloin\_to\_bcd.html. This module is not completely generic yet but it is verified to work at the size used in the implementation. For updates check https://github.com/Jaxc/bin2bcd

#### Libraries

• IEEE

Use of standard library.

#### **Use Clauses**

IEEE.STD\_LOGIC\_1164.all

Use of standard logic arguments.

IEEE.NUMERIC\_STD.all

Use of standard numerical arguments.

• IEEE.MATH\_REAL.all

Use of real math arguments to calculate generics.

#### Generics

bits integer:= 8

binary bit width

#### **Ports**

```
• bin in STD_LOGIC_VECTOR(bits - 1 downto 0)
```

Binary input.

• BCD out STD\_LOGIC\_VECTOR(bits \* 2 - 1 downto 0)

BCD output.

#### **D.8.1** Detailed Description

This component calculates the binary coded decimal equivalent of a binary number. This module is not completely generic yet but it is verified to work at the size used in the implementation. For updates check <a href="https-">https-</a>://github.com/Jaxc/bin2bcd.

The documentation for this class was generated from the following file:

· bin2bcd.vhd

## D.9 bounce\_filter Entity Reference

This component stabilized signals by waiting until a signal have been high or low for a set about of time.

Inheritance diagram for bounce\_filter:



#### **Entities**

• filter\_bounce architecture

Architecture of the bounce\_filter.

#### Libraries

• IEEE

Use of standard library.

#### **Use Clauses**

• IEEE.STD\_LOGIC\_1164.all

Use of standard logic arguments.

IEEE.NUMERIC\_STD.all

Use of standard numerical arguments.

#### Generics

counterbits integer:= 8

Counter bits controls how many bits the counter will count before it changes value.

#### **Ports**

• Button\_in in STD\_LOGIC

Button in is the input to the filter.

clk in STD\_LOGIC

Clock for counter and registers.

rstn in STD\_LOGIC

Global reset, active low.

Button\_out out STD\_LOGIC

Stabilized signal out.

## **D.9.1** Detailed Description

This component stabilized signals by waiting until a signal have been high or low for a set about of time.

The documentation for this class was generated from the following file:

· bounce\_filter.vhd

## D.10 Buffer\_ADC Architecture Reference

Architecture of the ADC buffer.

#### **Processes**

PROCESS\_0(clk, rst)

The main process of the module. In this process handles the writing to the buffer. This process is Dependant on the clock and the reset.

#### **Types**

• Memory array typeisarray( 0 to 2 \*\*bufferwidth - 1 )ofSTD\_LOGIC\_VECTOR( 15 downto 0

The memory storage type. The type creates an array of a size of 2\(^\) bufferwidth\*16.

## **Signals**

Memory\_array\_type

The actual memory storage element. This signal holds all of the stored elements.

lastwrite STD LOGIC

Lastwrite holds the last value of buff\_write to be able to detect a rising edge without using the signal as a clock.

Write\_index integerrange 0 to 2 \*\*bufferwidth - 1

Write\_index is a signal to indicate where the next value in the buffer is to be written. When this happens the write\_index is incremented by one. This makes the buffer write in a circular fashion.

## **D.10.1** Detailed Description

Architecture of the ADC buffer.

The architecture containing the main body of the component.

The documentation for this class was generated from the following file:

· ADC buffer.vhd

## D.11 Buffer\_dac Architecture Reference

Architecture of the DAC buffer.

#### **Processes**

• PROCESS\_6( clk , rst )

#### **Types**

Memory\_array\_typeisarray( 0 to 2 \*\*bufferwidth - 1 )ofSTD\_LOGIC\_VECTOR( 15 downto 0
the type for the memory array, the length changes size due to a generic

#### **Signals**

Memory\_array\_type

This signal is containing the buffered values.

lastread STD\_LOGIC

stored value of the last read

read\_index integerrange 0 to 2 \*\*bufferwidth - 1

this signal keeps track of where to write the next value in the memory.

#### D.11.1 Detailed Description

Architecture of the DAC buffer.

The architecture containing the main body of the component.

The documentation for this class was generated from the following file:

· DAC BUFFER.vhd

## D.12 button\_and\_hex\_wrapper Entity Reference

This component gathers all the sub-modules needed for HID. It also supplies an interface to the APB bus. Inheritance diagram for button\_and\_hex\_wrapper:



#### **Entities**

HID\_wrapper architecture
 Architecture of the Dummy\_apb.

#### Libraries

• IEEE

Use of standard library.

• grlib

use of the GRLIB

## **Use Clauses**

• IEEE.STD\_LOGIC\_1164.all

Use of standard logic arguments.

• grlib.amba.all

Use of the AMBA bus signals and constants.

· grlib.stdlib.all

Use of standard GRLIB signals and constants.

• grlib.devices.all

use of GRLIB devices signals and constants

#### Generics

• pindex integer:= 0

Slave index.

paddr integer:= 0

Address of the APB bank.

pmask integer:= 16#002#

Address range.

#### **Ports**

· rstn in std\_ulogic

global reset, active low

clk in std\_ulogic

Clock at the bus speed of 50 MHz.

apbi in apb\_slv\_in\_type

APB slave inputs.

· apbo out apb\_slv\_out\_type

APB slave outputs.

• Buttons\_in in STD\_LOGIC\_VECTOR( 4 downto 0 )

Buttons in from the board.

seven\_seg\_out out STD\_LOGIC\_VECTOR( 6 downto 0 )

Seven\_sel\_out marks the seven segment display of the current selected seven segment display segment.

• seven\_seg\_sel out STD\_LOGIC\_VECTOR( 7 downto 0 )

Seven\_seg\_sel marks the current selected seven segment display.

diode\_out out STD\_LOGIC\_vector( 2 downto 0 )

diode\_out is a vector containing the state of the red, green and blue diode

#### **D.12.1** Detailed Description

This component gathers all the sub-modules needed for HID. It also supplies an interface to the APB bus.

The documentation for this class was generated from the following file:

• Button\_and\_hex\_wrapper.vhd

## D.13 button\_control Entity Reference

Inheritance diagram for button\_control:



#### **Entities**

• control\_button architecture

Architecture of the button control.

#### Libraries

• IEEE

Use of standard library.

#### **Use Clauses**

IEEE.STD\_LOGIC\_1164.all

Use of standard logic arguments.

IEEE.NUMERIC STD.all

Use of standard numerical arguments.

#### **Ports**

clk in STD\_LOGIC

Clock in for registers.

rstn in STD\_LOGIC

Global reset, active low.

• buttons\_in in STD\_LOGIC\_VECTOR( 4 downto 0 )

Buttons in

current\_preset out STD\_LOGIC\_VECTOR(7 downto 0)

Current value out.

• selected\_preset out STD\_LOGIC\_VECTOR( 7 downto 0 )

Selected value out.

read\_interupt out STD\_LOGIC

Interrupt indicating a read from flash is to be done.

write\_interupt out STD\_LOGIC

Interrupt indicating a write to flash is to be done.

The documentation for this class was generated from the following file:

· button\_control.vhd

## D.14 clk\_div\_DAC Architecture Reference

Architecture of the clk\_divider.

#### **Processes**

• PROCESS\_5( clk , rst )

When the system is reseted all values are set to 0.

#### **Constants**

• cnt44kHz\_max integer:=integer(round(real(systemclock )/real((sampleclock \*OSR ))))\*OSR -

The cnt44kHz max calculates the number the counter has to reach to reset. The calculation is as follows: \$round({systemclock}{sampleclock\*OSR})\*ORS-1. The OSR is in the equation to make sure the rate between sample clock and OSR will be correct.

## **Signals**

cnt44kHz integerrange 0 tocnt44kHz max

Counter signal with the required range.

clk50MHzbuf STD LOGIC

Buffered value for the 50 MHz clock to be able to use their states for calculation.

clk25MHzbuf STD\_LOGIC

Buffered value for the 25 MHz clock to be able to use their states for calculation.

clk44kHzbuf STD\_LOGIC

Buffered value for the 44 kHz clock to be able to use their states for calculation.

• clk705kHzbuf STD LOGIC

Buffered value for the 705 kHz clock to be able to use their states for calculation.

#### D.14.1 Detailed Description

Architecture of the clk\_divider.

The architecture containing the main body of the component.

The documentation for this class was generated from the following file:

· CLK divide.vhd

## D.15 clk\_div\_seven Architecture Reference

Architecture of the clk\_div\_seven\_seg.

#### **Processes**

PROCESS\_4(rstn,clk)

### **Signals**

• cnt integerrange 0 to 2 \*\*counterbits - 1

The counter.

## **D.15.1** Detailed Description

Architecture of the clk\_div\_seven\_seg.

This clock divider is need to make sure seven segments of the seven segment displays in the correct speed. To fast and numbers will "float" to its neighbors due to slow transients, to slow and the numbers will appear as flashing instead of solid.

The documentation for this class was generated from the following file:

clk\_div\_seven\_seg.vhd

## D.16 clk\_div\_seven\_seg Entity Reference

This component takes the system clock divides it for Seven segment displays. This is done by implementing counters.

Inheritance diagram for clk\_div\_seven\_seg:



## **Entities**

clk\_div\_seven architecture
 Architecture of the clk\_div\_seven\_seg.

#### Libraries

• IEEE

Use of standard library.

## **Use Clauses**

• IEEE.STD\_LOGIC\_1164.all

Use of standard logic arguments.

• IEEE.NUMERIC STD.all

Use of standard numerical arguments.

#### Generics

• counterbits integer:= 17

A generic for setting the bits of the counter.

#### **Ports**

clk in STD\_LOGIC

Clock for counter and registers.

rstn in STD\_LOGIC

Global reset, active low.

slow\_clk out STD\_LOGIC

The output slower clock.

## D.16.1 Detailed Description

This component takes the system clock divides it for Seven segment displays. This is done by implementing counters.

The documentation for this class was generated from the following file:

• clk\_div\_seven\_seg.vhd

## D.17 clk\_divide Entity Reference

This component takes the system clock divides it for ADC/DAC components using lower clocks. This is done by implementing counters. When a certain counter reached a set number it will change the output and reset the counter.

Inheritance diagram for clk\_divide:



#### **Entities**

clk\_div\_DAC architecture
 Architecture of the clk\_divider.

## Libraries

IEEE

Use of standard library.

## **Use Clauses**

• IEEE.STD\_LOGIC\_1164.all

Use of standard logic arguments.

• IEEE.NUMERIC STD.all

Use of standard numerical arguments.

• IEEE.MATH\_REAL.all

Use of real math arguments to calculate generic divisions.

#### Generics

systemclock integer:= 100000000

Generic setting the system clock speed.

• sampleclock integer:= 44100

Generic describing the intended sampling frequency.

• OSR integer:= 16

Generic describing the Over Sampling Ratio.

#### **Ports**

rst in STD LOGIC

Global reset, active low.

clk in STD\_LOGIC

Clock in, in our case the 100MHz clock to improve the accuracy of the sample clock.

clk50MHz out STD\_LOGIC

Clock out at half of the input clock frequency.

clk25MHz out STD\_LOGIC

Clock out at a fourth of the input clock frequency.

clk705kHz out STD\_LOGIC

Clock out at the over sampling rate (sampling rate \* OSR)

clk44kHz out STD\_LOGIC

Clock out at the sampling frequency.

## **D.17.1** Detailed Description

This component takes the system clock divides it for ADC/DAC components using lower clocks. This is done by implementing counters. When a certain counter reached a set number it will change the output and reset the counter.

The documentation for this class was generated from the following file:

· CLK divide.vhd

## D.18 control\_button Architecture Reference

Architecture of the button\_control.

#### **Processes**

• PROCESS\_3( rstn , clk )

#### Components

· bounce filter

## **Signals**

• current\_counter unsigned( 7 downto 0 )

This signal stores the current value of the counter.

selected\_counter unsigned( 7 downto 0 )

This signal stores the selected value.

stable\_buttons STD\_LOGIC\_VECTOR( 4 downto 0 )

This vector holds the stabilized values of the buttons.

#### Instantiations

• bounce\_fix bounce\_filter

## D.18.1 Detailed Description

Architecture of the button\_control.

The button control takes the inputs from the buttons and stabilizes them with the bounce\_filter. Then, depending on what button different commands are done. If the left or right button is pushed the current counter is incremented or decremented by one. If the middle button is pushed the current value is copied to the selected value and a read interrupt is sent. If the down button is pushed the current value is copied to the selected value and write interrupt is sent. If the up button is pressed nothing happens.

The documentation for this class was generated from the following files:

• button\_control.vhd

#### D.19 converter Architecture Reference

bin2BCD component is a generic binary to binary coded decimal. It does this by using the BCD\_block according to the method used in  $http://www.johnloomis.org/ece314/notes/devices/binary_to_BC-D/bin_to_bcd.html$ . This module is not completely generic yet but it is verified to work at the size used in the implementation. For updates check https://github.com/Jaxc/bin2bcd

#### Components

• BCD block

Input binary vector.

#### **Constants**

array\_length integer:=bits +integer(floor(real(bits)/real(4)))
 output BCD vector Constant calculating the needed length of the array.

#### **Types**

• array\_typeisarray( 0 to 5 )ofSTD\_LOGIC\_VECTOR(array\_length - 1 downto 0 )

An array at the size of array\_length and length of 6. The length is not get generic.

## **Signals**

temp\_vector array\_type

A signal of the array\_type for storing temporary values in the converter.

## Instantiations

- inst\_bcd BCD\_block
- inst\_bcd BCD\_block
- inst\_bcd BCD\_block

## D.19.1 Detailed Description

bin2BCD component is a generic binary to binary coded decimal. It does this by using the BCD\_block according to the method used in  $http://www.johnloomis.org/ece314/notes/devices/binary_to_BC-D/bin_to_bcd.html$ . This module is not completely generic yet but it is verified to work at the size used in the implementation. For updates check https://github.com/Jaxc/bin2bcd

The documentation for this class was generated from the following file:

· bin2bcd.vhd

## D.20 DAC\_buffer Entity Reference

This component buffers samples from the softcore at the current address when buffwrite is high. The buffer will then output the values on when the buffRead goes from low to high.

Inheritance diagram for DAC\_buffer:



#### **Entities**

• Buffer\_dac architecture

Architecture of the DAC buffer.

#### Libraries

IEEE

Use of standard library.

### **Use Clauses**

• IEEE.STD\_LOGIC\_1164.all

Use of standard logic arguments.

• IEEE.NUMERIC\_STD.all

Use of standard numerical arguments.

#### Generics

• bufferwidth integer:= 7

Generic indicating the width of the buffer address.

#### **Ports**

clk in STD\_LOGIC

Generic indicating the width of the buffer address.

rst in STD\_LOGIC

Global reset, active low.

buffRead in STD\_LOGIC

signal to change the read value from the buffer

· indexReset in STD LOGIC

Controls when values are to be stored.

buffWrite in STD\_LOGIC

controls when to change the output value

• buffln in STD\_LOGIC\_VECTOR( 15 downto 0 )

Input value to be stored.

• buffOut out STD\_LOGIC\_VECTOR( 15 downto 0 )

Output value from the memory.

• addr in STD\_LOGIC\_VECTOR(bufferwidth - 1 downto 0)

Address currently written to.

## D.20.1 Detailed Description

This component buffers samples from the softcore at the current address when buffwrite is high. The buffer will then output the values on when the buffRead goes from low to high.

The documentation for this class was generated from the following file:

· DAC BUFFER.vhd

## D.21 DAC\_SPI Entity Reference

The DAC SPI interface converts parallel data from the data port and transforms it to a SPI to be sent to the external DAC chip on the din port. The module also adds flag bits to this signal, as well as a chip select signal called n\_sync. The interface listens to the sample clock and only transmits a new message when this clock goes from low to high.

Inheritance diagram for DAC\_SPI:



#### **Entities**

· SPI architecture

Architecture of the DAC\_SPI.

#### Libraries

• IEEE

Use of standard library.

#### **Use Clauses**

• IEEE.STD LOGIC 1164.all

Use of standard logic arguments.

#### **Ports**

rstn in STD LOGIC

Global reset active low.

clk in STD\_LOGIC

Clock in, in this case the 25 MHz SPI clock.

data in STD\_LOGIC\_VECTOR( 15 downto 0 )

Data vector containing the parallel sample.

sampleclk in STD\_LOGIC

The sampleclock indicating a new sample is available, this triggers a new transmission.

· din out std\_logic

din is the serial connected to the DAC IC

nSync out STD LOGIC

nsync is the chip select for the DAC IC

## **D.21.1** Detailed Description

The DAC SPI interface converts parallel data from the data port and transforms it to a SPI to be sent to the external DAC chip on the din port. The module also adds flag bits to this signal, as well as a chip select signal called n\_sync. The interface listens to the sample clock and only transmits a new message when this clock goes from low to high.

The documentation for this class was generated from the following file:

· DAC SPI.vhd

## D.22 dac\_Top Entity Reference

This component is a wrapper for the parts needed for the digital to analog converter. Its main functionality is to provide for internal connections between the components and to throughput any signals to the next level in the hierarchy.

Inheritance diagram for dac\_Top:



## **Entities**

• TOP\_DAC architecture

Architecture of the DACTOP.

#### Libraries

IEEE

Use of standard library.

#### **Use Clauses**

IEEE.STD LOGIC 1164.all

Use of standard logic arguments.

#### **Ports**

rstn in STD\_LOGIC

Global reset, active low.

clk in STD LOGIC

Global clock running on 100 MHz to provide maximum accuracy for the sampling clock.

• clk50MHz in STD\_LOGIC

Global LEON clock running at 50 MHz for everything else.

• data in STD\_LOGIC\_VECTOR( 15 downto 0 )

Data in from the softcore output.

• addr in STD\_LOGIC\_VECTOR( 6 downto 0 )

Address from the softcore.

write in STD\_LOGIC

Signal indicating the buffers to read values.

sampleclk out STD\_LOGIC

The sampleclock running at 705.6 kHz, used by ADC for oversampling.

• sampleclk44khz out STD\_LOGIC

A sampleclock indicating a new sample were to be read to/from buffers.

sclk out STD\_LOGIC

A clock for the off chip DAC chip.

· din out std logic

The output sample in serial to the off chip DAC.

nSync out STD\_LOGIC

The output sync to the off chip DAC.

index\_reset in STD\_logic

A signal to reset the memory counter.

#### D.22.1 Detailed Description

This component is a wrapper for the parts needed for the digital to analog converter. Its main functionality is to provide for internal connections between the components and to throughput any signals to the next level in the hierarchy.

The documentation for this class was generated from the following file:

• DAC TOP.vhd

## D.23 digitalfilter Entity Reference

This module implements a digital FIR filter. When the start port goes from low to high the filter will shift a storage vector and sample the current input value. The filter than multiplies and accumulates once every clock cycle until the calculations are done. When this happened the calculated value is outputted and the finished port will be set.

Inheritance diagram for digitalfilter:



• FIR\_filter architecture digitalfilter

#### Libraries

• IEEE

Use of standard library.

#### **Use Clauses**

• IEEE.STD\_LOGIC\_1164.all

Use of standard logic arguments.

• IEEE.NUMERIC\_STD.all

Use of standard numerical arguments.

## Generics

• WIDTH INTEGER:= 8

Width decides the bit width of the filter.

• N INTEGER:= 4

N decides the number of taps of the filter.

#### **Ports**

reset in STD\_LOGIC

reset, active low

start in STD\_LOGIC

start indicates a new value is available, starting the calculations in the filter

clk in STD\_LOGIC

clock for the filter operations

• x in STD\_LOGIC\_VECTOR(WIDTH - 1 downto 0)

 $\boldsymbol{x}$  is the input of the filter

• y out STD\_LOGIC\_VECTOR( 31 downto 0)

y is the output of the filter

• finished out STD\_LOGIC

finished indicates the filter calculations are done

#### D.23.1 Detailed Description

This module implements a digital FIR filter. When the start port goes from low to high the filter will shift a storage vector and sample the current input value. The filter than multiplies and accumulates once every clock cycle until the calculations are done. When this happened the calculated value is outputted and the finished port will be set.

The documentation for this class was generated from the following file:

· digitalfilter.vhd

#### D.24 diode Architecture Reference

Architecture of the RGB diode.

#### **Processes**

• PROCESS\_8(rstn,clk)

#### **Signals**

diode\_duty\_counter integerrange 0 toN

A counter for the duty cycle.

diode enable STD\_LOGIC\_vector(2 downto 0)

A enable to indicate if a diode should be lit.

## D.24.1 Detailed Description

Architecture of the RGB\_diode.

The RGB\_control changed the RGB diodes color depending on the state of the input is\_working. Depending of the generic N the brightness of the diode can also be controlled as an N of 0 proved to bright

The documentation for this class was generated from the following file:

RGB\_diode\_controller.vhd

## D.25 dummyapb Entity Reference

This component gathers all the sub-modules needed for communication with ADC and DAC. It also supplies an interface to the APB bus.

Inheritance diagram for dummyapb:



• APB\_interface architecture

Architecture of the Dummy\_apb.

#### Libraries

• IEEE

Use of standard library.

• grlib

use of the GRLIB

#### **Use Clauses**

• IEEE.STD\_LOGIC\_1164.all

Use of standard logic arguments.

• grlib.amba.all

Use of the AMBA bus signals and constants.

· grlib.stdlib.all

Use of standard GRLIB signals and constants.

· grlib.devices.all

use of GRLIB devices signals and constants

#### Generics

• pindex integer:= 0

Slave index.

paddr integer:= 0

Address of the APB bank.

• pmask integer:= 16#fff#

Address range.

#### **Ports**

rstn in std\_ulogic

Global reset, active low.

· clk in std\_ulogic

Clock at the bus speed of 50 MHz.

• clk100 in std\_ulogic

Clock at 100 MHz for certain speed dependent modules.

vauxp3 in STD\_LOGIC

XADC related signal.

vauxn3 in STD\_LOGIC

XADC related signal.

apbi in apb\_slv\_in\_type

APB slave inputs.

apbo out apb\_slv\_out\_type

APB slave outputs.

• spiSclk out std\_logic

Serial clock for DAC SPI.

spiDin out std\_logic

Data signal for DAC SPI.

• spiNsync out std\_logic

Sync signal for DAC SPI.

#### D.25.1 Detailed Description

This component gathers all the sub-modules needed for communication with ADC and DAC. It also supplies an interface to the APB bus.

The documentation for this class was generated from the following file:

· dummyapb.vhd

## D.26 filter\_bounce Architecture Reference

Architecture of the bounce\_filter.

#### **Processes**

PROCESS\_2(rstn , clk )

#### **Signals**

cnt unsigned(counterbits - 1 downto 0)

A counter signal, the size is defined by the generic.

• last\_button\_in std\_logic

A signal to indicate the last state of the button in.

button\_out\_buff STD\_LOGIC

A buffered value of the output to determine if the output changes from low to high or high to low.

## D.26.1 Detailed Description

Architecture of the bounce\_filter.

This component stabilizes an input signal using a counter. This counter can be set with the generic. If the signal changed during the counting the counter resets to 0.

The documentation for this class was generated from the following file:

· bounce filter.vhd

## D.27 FIR\_filter Architecture Reference

digitalfilter

#### **Processes**

PROCESS\_7(reset, clk)

The filter parameters.

#### **Constants**

```
• FILTER_PARAMETERS parameter_array_type:=(x " 0041b1f5 ",x " 00462ce8 ",x " 00693e0c ",x "
 00958f2e ",x " 00cbd646 ",x " 010c8add ",x " 0157b719 ",x " 01acf299 ",x " 020b3c83 ",x " 0270fe9f ",x
 " 02dbf43d ",x " 03492ca7 ",x " 03b4f47c ",x " 041af631 ",x " 047641dc ",x " 04c16e65 ",x " 04f69e6e ",x
 " 050fc1f9 ",x " 0506d3c5 ",x " 04d60dd4 ",x " 0477ff3a ",x " 03e81aa5 ",x " 0322e43a ",x " 0225ed51 ",x
 " 00f0a718 ",x " ff841059 ",x " fde34b3b ",x " fc13990e ",x " fa1c76b5 ",x " f807b848 ",x " f5e16719 ",x "
 f3b7b517",x "f19ab76c",x "ef9c3525",x "edcf338b",x "ec479930",x "eb199d89",x "ea5952f6",x
 " ea19f88c ",x " ea6d6b27 ",x " eb6387d1 ",x " ed099a31 ",x " ef69b5fa ",x " f28a5e48 ",x " f66df637 ",x
 " fb127d21 ",x " 00715beb ",x " 067f373a ",x " 0d2c0bab ",x " 1463500e ",x " 1c0c3948 ",x " 240a3bae
  ",x " 2c3d832f ",x " 3483b0e0 ",x " 3cb88747 ",x " 44b6d486 ",x " 4c593e4d ",x " 537b3d7c ",x "
 59f9f153 ",x " 5fb51708 ",x " 648fc927 ",x " 68714a0b ",x " 6b45a707 ",x " 6cfe3e28 ",x " 6d9218ce '
 6cfe3e28 ",x " 6b45a707 ",x " 68714a0b ",x " 648fc927 ",x " 5fb51708 ",x " 59f9f153 ",x " 537b3d7c '
 4c593e4d ",x " 44b6d486 ",x " 3cb88747 ",x " 3483b0e0 ",x " 2c3d832f ",x " 240a3bae ",x " 1c0c3948 ",x
 " 1463500e ",x " 0d2c0bab ",x " 067f373a ",x " 00715beb ",x " fb127d21 ",x " f66df637 ",x " f28a5e48 ",x
 " ef69b5fa ",x " ed099a31 ",x " eb6387d1 ",x " ea6d6b27 ",x " ea19f88c ",x " ea5952f6 ",x " eb199d89 ",x
 " ec479930 ",x " edcf338b ",x " ef9c3525 ",x " f19ab76c ",x " f3b7b517 ",x " f5e16719 ",x " f807b848 ",x
 " fa1c76b5 ",x " fc13990e ",x " fde34b3b ",x " ff841059 ",x " 00f0a718 ",x " 0225ed51 ",x " 0322e43a ",x
 " 03e81aa5 ",x " 0477ff3a ",x " 04d60dd4 ",x " 0506d3c5 ",x " 050fc1f9 ",x " 04f69e6e ",x " 04c16e65 ",x
 " 047641dc ",x " 041af631 ",x " 03b4f47c ",x " 03492ca7 ",x " 02dbf43d ",x " 0270fe9f ",x " 020b3c83 ",x
 " 01acf299 ",x " 0157b719 ",x " 010c8add ",x " 00cbd646 ",x " 00958f2e ",x " 00693e0c ",x " 00462ce8
 ",x " 0041b1f5 ")
```

#### **Types**

```
    signal_array_typeisarray( 0 toN - 1 )ofstd_logic_vector(WIDTH - 1 downto 0 )
```

An array type for storing the latest values of the input.

multi\_outisarray( 0 toN - 1 )ofstd\_logic\_vector( 2 \*WIDTH - 1 downto 0

An array type for storing the values during calculation.

• parameter\_array\_typeisarray( 0 toN - 1 )ofsigned(WIDTH - 1 downto 0 )

#### **Signals**

• i naturalrange 0 toN

This signals indicates where in the calculation we are.

last\_start std\_logic

This signal indicates the state of start one clock cycle ago.

x\_array signal\_array\_type

A signal storing previous values of the input.

y\_array std\_logic\_vector( 2 \*WIDTH - 1 downto 0 )

A signal for storing the values during calculation.

#### D.27.1 Detailed Description

digitalfilter

The architecture containing the main body of the component.

The documentation for this class was generated from the following file:

· digitalfilter.vhd

## D.28 HID\_wrapper Architecture Reference

Architecture of the Dummy\_apb.

#### **Processes**

regs( clk , rstn )

#### Components

- · button\_control
- · seven seg control
- RGB\_diode\_controller

#### **Constants**

pconfig apb\_config\_type:=( 0 =>ahb\_device\_reg(VENDOR\_GROUP,OWN\_BTN, 0, 0, 0), 1 =>apb\_iobar(paddr,pmask))

#### **Signals**

current\_preset STD\_LOGIC\_VECTOR(7 downto 0)

The current and selected preset hold the value of these signals.

• selected\_preset STD\_LOGIC\_VECTOR( 7 downto 0 )

The current and selected preset hold the value of these signals.

irq\_read STD\_LOGIC

The irq\_read and irq\_write is the generated interrupt for read and write respectively. This signal comes from the button\_control.

irq\_write STD\_LOGIC

The irq\_read and irq\_write is the generated interrupt for read and write respectively. This signal comes from the button control.

• read\_interupt STD\_LOGIC

Buffered interrupts to prevent the interrupts from being high for more than one clock cycle.

write\_interupt STD\_LOGIC

Buffered interrupts to prevent the interrupts from being high for more than one clock cycle.

• is\_working STD\_LOGIC

Bit indicating if the diode should be red or green.

#### Instantiations

• inst\_button button\_control

This vector configs the address ranging and start address.

- inst\_seven\_seg\_control
- inst\_rgb\_diode\_controller RGB\_diode\_controller
- bootmsg report\_version

#### D.28.1 Detailed Description

Architecture of the Dummy\_apb.

The Dummy APB creates an interface between the APB and the HID. This is done in the simplest way possible. A read from any address to this module will result in the 8 LSB being the selected preset. A write to any address will result in the RGB diode getting a command to either show green or red depending on the value of the LSB.

The documentation for this class was generated from the following files:

· Button\_and\_hex\_wrapper.vhd

#### D.29 LUT Architecture Reference

Architecture of the BCD block.

#### D.29.1 Detailed Description

Architecture of the BCD\_block.

This component uses a lookup used in the conversion of binary to binary coded decimal. An input value above 9 is invalid and returns don't care.

The documentation for this class was generated from the following file:

· BCD\_block.vhd

## D.30 RGB\_diode\_controller Entity Reference

The RGB\_control controls on of the onboard diodes. Depending on the input of the is\_working the diode will either be green or red.

Inheritance diagram for RGB\_diode\_controller:



#### **Entities**

• diode architecture

Architecture of the RGB diode.

## Libraries

IEEE

Use of standard library.

## **Use Clauses**

• IEEE.STD\_LOGIC\_1164.all

Use of standard logic arguments.

IEEE.NUMERIC\_STD.all

Use of standard numerical arguments.

#### Generics

N integer:= 1

Generic to decide the duty cycle of the diode. Duty cycle = 1/(N+1)

#### **Ports**

clk in STD LOGIC

Clock in for calculation of duty cycle.

rstn in STD LOGIC

Global reset, active low.

diode\_out out STD\_LOGIC\_VECTOR( 2 downto 0 )

Diode\_out is a vector containing the state of the red, green and blue diode.

• is\_working in STD\_LOGIC

Is\_working decides if the diode is to be green or red.

## D.30.1 Detailed Description

The RGB\_control controls on of the onboard diodes. Depending on the input of the is\_working the diode will either be green or red.

The documentation for this class was generated from the following file:

· RGB diode controller.vhd

## D.31 seven\_crtl Architecture Reference

Architecture of the seven\_seg\_control.

#### **Processes**

PROCESS\_9(rstn , clk )

#### Components

- · clk\_div\_seven\_seg
- bin2bcd

## **Signals**

cnt\_hex\_display integerrange 0 to 7

A counter to decide what seven segment to be active.

slow\_clk STD\_LOGIC

A clock for toggling between the seven segment displays.

value\_vector STD\_LOGIC\_VECTOR(31 downto 0)

This vector concatenates the current and selected value.

current\_number integerrange 0 to 9

This signal indicated the current number to be outputted on the seven segment selected.

#### Instantiations

- bin\_2\_bcd\_inst\_current bin2bcd
- bin\_2\_bcd\_inst\_selected bin2bcd
- clk\_div clk\_div\_seven\_seg

## D.31.1 Detailed Description

Architecture of the <a href="mailto:seven\_seg\_control">seyen\_seg\_control</a>.

The seven\_seg\_control controls the output of the seven segment displays. To do this the modules uses clk\_div\_seven\_seg to divide the clock to a suitable speed to the seven\_seg\_sel to switch. This module also uses bin2bcd to convert the numbers from binary to BCD. The BCD is then converted to seven segment numbers and outputted on the seven\_seg\_out.

The documentation for this class was generated from the following files:

seven\_seg\_control.vhd

## D.32 seven\_seg\_control Entity Reference

The seven segment display takes two 8 bit integers in and outputs these on an 8 digit seven segment display. Inheritance diagram for seven\_seg\_control:



## **Entities**

• seven\_crtl architecture

Architecture of the seven\_seg\_control.

#### Libraries

IEEE

Use of standard library.

## **Use Clauses**

• IEEE.STD\_LOGIC\_1164.all

Use of standard logic arguments.

• IEEE.NUMERIC\_STD.all

Use of standard numerical arguments.

#### **Ports**

clk in STD\_LOGIC

Input clock for registers and the clock divider.

rstn in STD\_LOGIC

Global reset, active low.

current\_preset in STD\_LOGIC\_VECTOR(7 downto 0)

Current\_preset marks the preset to be selected.

• selected\_preset in STD\_LOGIC\_VECTOR( 7 downto 0 )

Selected\_preset marks the current selected preset.

seven\_seg\_out out STD\_LOGIC\_VECTOR( 6 downto 0 )

Seven\_sel\_out marks the seven segment display of the current selected seven segment display segment.

• seven seg sel out STD LOGIC VECTOR( 7 downto 0)

Seven\_seg\_sel marks the current selected seven segment display.

#### D.32.1 Detailed Description

The seven segment display takes two 8 bit integers in and outputs these on an 8 digit seven segment display. The documentation for this class was generated from the following file:

seven\_seg\_control.vhd

#### D.33 SPI Architecture Reference

Architecture of the DAC SPI.

#### **Processes**

dataOut( rstn , clk )

## **Signals**

dataCounter integerrange 0 to 25

This signal keeps track on what bit to send over the SPI.

configBits STD\_LOGIC\_VECTOR(7 downto 0)

Bits containing configuration information for the DAC.

lastsampleclk STD\_LOGIC

Bit storing the last value of the sampleclk.

databuff STD LOGIC vector(15 downto 0)

Bit sampling the input data to make sure it is not changed during transmission.

## D.33.1 Detailed Description

Architecture of the DAC\_SPI.

The architecture containing the main body of the component.

The documentation for this class was generated from the following file:

• DAC\_SPI.vhd

#### D.34 TOP ADC Architecture Reference

ADC TOP.

#### **Processes**

PROCESS\_1(CLK100, RST)

#### Components

· digitalfilter

Digital FIR filter.

• ADC

finished indicates the filter calculations are done

· ADC buffer

Buffer for samples.

## **Signals**

den\_in STD\_LOGIC

Address indicates what address bufferout should be read from Signal for den\_in in the XADC.

• dwe\_in std\_logic

Signal for the write enable in for the XADC.

di\_in STD\_LOGIC\_VECTOR( 15 downto 0 )

Signal for the input vector for the XADC.

daddr\_in std\_LOGIC\_vector( 6 downto 0 )

Address in registers.

inv\_rst std\_logic

Inversed reset for XADC.

sampledvalue STD\_LOGIC\_VECTOR( 15 downto 0 )

Sampled value from XADC.

busy STD\_LOGIC

Busy signal from XADC.

lastsampleclk STD\_LOGIC

The sample clock delayed one CLK.

filterin STD\_LOGIC\_VECTOR( 31 downto 0 )

The sampled value extended to 32 bits as input to the digital filter.

filterout STD\_LOGIC\_VECTOR( 31 downto 0 )

The output of the digital filter and input of the buffer.

#### **Attributes**

SYN\_BLACK\_BOX\_ADC BOOLEAN

Signaling the ADC is busy sampling.

- SYN\_BLACK\_BOX\_ADC ADC :componentisTRUE
- BLACK BOX PAD PIN ADC STRING
- BLACK\_BOX\_PAD\_PIN\_ADC ADC :componentis" di\_in [ 15 : 0 ] , daddr\_in [ 6 : 0 ] , den\_in , dwe\_in , drdy\_out , do\_out [ 15 : 0 ] , dclk\_in , reset\_in , convst\_in , vp\_in , vn\_in , vauxp3 , vauxn3 , user\_temp\_alarm\_out , vccint\_alarm\_out , vccaux\_alarm\_out , ot\_out , channel\_out [ 4 : 0 ] , eoc\_out , alarm\_out , eos\_out , busy\_out "

#### Instantiations

isnt\_filter digitalfilter

Address for the XADC register is set to 0x13.

• inst adc adc

Instantiation of the XADC.

inst\_buffer ADC\_buffer

## D.34.1 Detailed Description

#### ADC TOP.

The architecture containing the main body of the component.

## D.34.2 Member Data Documentation

```
D.34.2.1 isnt_filter digitalfilter [Instantiation]
```

Address for the XADC register is set to 0x13.

Input vector is set to 0 as we will never write to the XADC.

The documentation for this class was generated from the following file:

ADC TOP.vhd

## D.35 TOP\_DAC Architecture Reference

Architecture of the DACTOP.

## Components

- · clk divide
- DAC\_SPI

The DAC SPI interface takes parallel data and a clock and converts it to serial according to the DAC.

• DAC\_buffer

The DAC buffer is a buffer to store the current processed window.

#### **Signals**

• DACin std\_logic\_vector( 15 downto 0 )

Signal for the unsigned sample used by the DAC\_SPI.

sBuffOut std\_logic\_vector( 15 downto 0 )

Signal for the signed sample outputted by the buffer.

• readBuffer std\_logic

Signal indicating the next sample is to be read.

clk25MHz STD\_LOGIC

clock running at 25 MHz used as input for the DAC\_SPI;

#### Instantiations

- · inst clk divider clk divide
- inst\_dac\_spi DAC\_SPI
- inst\_dac\_buffer DAC\_buffer

#### D.35.1 Detailed Description

Architecture of the DACTOP.

The DACtops main purpose is to connect the different sub-blocks. It does also converts the samples from signed to unsigned during the transfer from the buffer.

#### D.35.2 Member Data Documentation

```
D.35.2.1 clk_divide [Component]
```

The clock divide components takes a clock and divides it in to: clock/2 clock/4 sample clock sample clock \* Over-sampling rate

The documentation for this class was generated from the following file:

• DAC\_TOP.vhd

#### File Documentation

## D.36 ADC\_buffer.vhd File Reference

A buffer for storing samples before they are ready by the softcore.

#### **Entities**

· ADC\_buffer entity

This component buffers samples when buff\_write goes from low to high, until the buffer is full. When this happens Buffer full is driven high for one clock cycle. The softcore will the read the values from the buffer by changing the address. The buffer will then instantly output the value on this address on the buffout port.

• Buffer\_ADC architecture

Architecture of the ADC buffer.

#### D.36.1 Detailed Description

A buffer for storing samples before they are ready by the softcore.

## D.37 BCD block.vhd File Reference

A 4bit BIN to BCD lookup table.

BCD\_block entity

This module is used in the conversion of binary to binary coded decimals.

LUT architecture

Architecture of the BCD\_block.

#### D.37.1 Detailed Description

A 4bit BIN to BCD lookup table.

#### D.38 bin2bcd.vhd File Reference

An almost generic binary to BCD.

#### **Entities**

· bin2bcd entity

This component calculates the binary coded decimal equivalent of a binary number. This module is not completely generic yet but it is verified to work at the size used in the implementation. For updates check https://github.-com/Jaxc/bin2bcd.

· converter architecture

bin2BCD component is a generic binary to binary coded decimal. It does this by using the BCD\_block according to the method used in http://www.johnloomis.org/ece314/notes/devices/binary\_to\_BCD\_bloin\_to\_bcd.html. This module is not completely generic yet but it is verified to work at the size used in the implementation. For updates check https://github.com/Jaxc/bin2bcd

#### D.38.1 Detailed Description

An almost generic binary to BCD.

## D.39 bounce\_filter.vhd File Reference

The bounce filter stabilizes a bouncing input.

#### **Entities**

· bounce\_filter entity

This component stabilized signals by waiting until a signal have been high or low for a set about of time.

• filter\_bounce architecture

Architecture of the bounce filter.

#### D.39.1 Detailed Description

The bounce filter stabilizes a bouncing input.

## D.40 Button\_and\_hex\_wrapper.vhd File Reference

A wrapper to solve the interfacing between the APB bus and HID.

button\_and\_hex\_wrapper entity

This component gathers all the sub-modules needed for HID. It also supplies an interface to the APB bus.

HID\_wrapper architecture

Architecture of the Dummy\_apb.

#### D.40.1 Detailed Description

A wrapper to solve the interfacing between the APB bus and HID.

## D.41 button\_control.vhd File Reference

This module controls the current and selected number, using the input button.

#### **Entities**

- · button\_control entity
- control\_button architecture

Architecture of the button\_control.

## **D.41.1 Detailed Description**

This module controls the current and selected number, using the input button.

## D.42 clk\_div\_seven\_seg.vhd File Reference

A clock divider for the seven segment display.

#### **Entities**

· clk\_div\_seven\_seg entity

This component takes the system clock divides it for Seven segment displays. This is done by implementing counters.

clk\_div\_seven architecture

Architecture of the clk\_div\_seven\_seg.

#### D.42.1 Detailed Description

A clock divider for the seven segment display.

## D.43 CLK\_divide.vhd File Reference

A simple clock divider using counters.

· clk\_divide entity

This component takes the system clock divides it for ADC/DAC components using lower clocks. This is done by implementing counters. When a certain counter reached a set number it will change the output and reset the counter.

• clk\_div\_DAC architecture

Architecture of the clk\_divider.

#### D.43.1 Detailed Description

A simple clock divider using counters.

## D.44 DAC\_BUFFER.vhd File Reference

A buffer for storing samples from the softcore before they are sent to the DAC.

#### **Entities**

· DAC\_buffer entity

This component buffers samples from the softcore at the current address when buffwrite is high. The buffer will then output the values on when the buffRead goes from low to high.

Buffer dac architecture

Architecture of the DAC buffer.

#### D.44.1 Detailed Description

A buffer for storing samples from the softcore before they are sent to the DAC.

## D.45 DAC SPI.vhd File Reference

A buffer for storing samples from the softcore before they are sent to the DAC.

#### **Entities**

• DAC\_SPI entity

The DAC SPI interface converts parallel data from the data port and transforms it to a SPI to be sent to the external DAC chip on the din port. The module also adds flag bits to this signal, as well as a chip select signal called n\_sync. The interface listens to the sample clock and only transmits a new message when this clock goes from low to high.

SPI architecture

Architecture of the DAC SPI.

## D.45.1 Detailed Description

A buffer for storing samples from the softcore before they are sent to the DAC.

## D.46 DAC\_TOP.vhd File Reference

A top file to instantiate the modules used to the DAC. The components instantiated in this file are the the clk\_divide, DAC\_SPI and the DAC\_buffer.

dac\_Top entity

This component is a wrapper for the parts needed for the digital to analog converter. Its main functionality is to provide for internal connections between the components and to throughput any signals to the next level in the hierarchy.

• TOP\_DAC architecture

Architecture of the DACTOP.

## D.46.1 Detailed Description

A top file to instantiate the modules used to the DAC. The components instantiated in this file are the the clk\_divide, DAC\_SPI and the DAC\_buffer.

## D.47 digitalfilter.vhd File Reference

A buffer for storing samples before they are ready by the softcore.

#### **Entities**

· digitalfilter entity

This module implements a digital FIR filter. When the start port goes from low to high the filter will shift a storage vector and sample the current input value. The filter than multiplies and accumulates once every clock cycle until the calculations are done. When this happened the calculated value is outputted and the finished port will be set.

• FIR filter architecture

digitalfilter

#### D.47.1 Detailed Description

A buffer for storing samples before they are ready by the softcore.

## D.48 dummyapb.vhd File Reference

A wrapper to solve the interfacing between the APB bus and the ADC\_TOP and DACTOP.

#### **Entities**

· dummyapb entity

This component gathers all the sub-modules needed for communication with ADC and DAC. It also supplies an interface to the APB bus.

· APB interface architecture

Architecture of the Dummy\_apb.

#### D.48.1 Detailed Description

A wrapper to solve the interfacing between the APB bus and the ADC\_TOP and DACTOP.

## D.49 RGB\_diode\_controller.vhd File Reference

This unit controls the color and strength of the RGB.

#### **Entities**

• RGB\_diode\_controller entity

The RGB\_control controls on of the onboard diodes. Depending on the input of the is\_working the diode will either be green or red.

· diode architecture

Architecture of the RGB\_diode.

## D.49.1 Detailed Description

This unit controls the color and strength of the RGB.

## D.50 seven\_seg\_control.vhd File Reference

An output interface for the seven segment displays.

#### **Entities**

· seven\_seg\_control entity

The seven segment display takes two 8 bit integers in and outputs these on an 8 digit seven segment display.

• seven\_crtl architecture

Architecture of the seven\_seg\_control.

## **D.50.1** Detailed Description

An output interface for the seven segment displays.

# Index

| ADC_TOP, 113                                           | LUT, 138                      |
|--------------------------------------------------------|-------------------------------|
| ADC_TOP::TOP_ADC<br>isnt_filter, 143                   | RGB_diode_controller, 138     |
| ADC_buffer, 111                                        | RGB_diode_controller.vhd, 149 |
| ADC_buffer.vhd, 144                                    | SPI, 141                      |
| APB_interface, 114                                     | seven crtl, 139               |
| BCD_block, 115                                         | seven_seg_control, 140        |
| BCD_block.vhd, 144                                     | seven_seg_control.vhd, 149    |
| bin2bcd, 116                                           | TOP_ADC, 141                  |
| bin2bcd.vhd, 145<br>bounce_filter, 117                 | TOP_DAC, 143                  |
| bounce_filter.vhd, 145                                 | _ ,                           |
| Buffer_ADC, 118                                        |                               |
| Buffer_dac, 119                                        |                               |
| button_and_hex_wrapper, 120                            |                               |
| Button_and_hex_wrapper.vhd, 145<br>button_control, 121 |                               |
| button_control.vhd, 146                                |                               |
|                                                        |                               |
| CLK_divide.vhd, 146                                    |                               |
| clk_div_DAC, 122<br>clk_div_seven, 123                 |                               |
| clk_div_seven_seg, 124                                 |                               |
| clk_div_seven_seg.vhd, 146                             |                               |
| clk_divide, 125                                        |                               |
| dac_Top::TOP_DAC, 144 control_button, 126              |                               |
| converter, 127                                         |                               |
|                                                        |                               |
| DAC_BUFFER.vhd, 147                                    |                               |
| DAC_SPI, 129 DAC_SPI.vhd, 147                          |                               |
| DAC_TOP.vhd, 147                                       |                               |
| DAC_buffer, 128                                        |                               |
| dac_Top, 130                                           |                               |
| dac_Top::TOP_DAC<br>clk divide, 144                    |                               |
| digitalfilter, 131                                     |                               |
| digitalfilter.vhd, 148                                 |                               |
| diode, 133                                             |                               |
| dummyapb, 133                                          |                               |
| dummyapb.vhd, 148                                      |                               |
| FIR_filter, 135                                        |                               |
| filter_bounce, 135                                     |                               |
| HID_wrapper, 136                                       |                               |
| isnt_filter ADC_TOP::TOP_ADC, 143                      |                               |