# e•MMC5.1M100 Series Product Manual

KM110SS0016GxA-DDD00WT
KM111SS0016GxA-DDD00WT
KM110SS1032GxA-DDD00WT
KM110SS1064GxA-DDD00WT

Datasheet Rev.1.3

JUL.2018

#### Copyright © 2000-2018KimtigoAll Rights Reserved

This document is for information use only and is subject to change without prior notice.

Kimtigo group assumes no responsibility for any errors that may appear in this document, nor for incidental or consequential damages resulting from the furnishing, performance or use of this material. No part of this document may be reproduced, transmitted, transcribed, stored in a retrievable manner or translated into any language or computer language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual or otherwise, without the prior written consent of an officer of Kimtigo group.

All parts of the Kimtigo group documentation are protected by copyright law and all rights are reserved.

Kimtigo and the Kimtigo logo are registered trademarks of Kimtigo Group. Product names mentioned herein are for identification purposes only and may be trademarks and/or registered trademarks of their respective companies.

#### **Revision History**

| Version | Date                       | Description                  |
|---------|----------------------------|------------------------------|
| 1.0     | Apr.2 <sup>th</sup> ,2018  | Preliminary.                 |
| 1.1     | May.21 <sup>th</sup> ,2018 | AddKM110SS1032GxA-DDD00WT.   |
| 1.2     | Jun.21 <sup>th</sup> ,2018 | RemoveBus Circuitry Diagram. |
| 1.3     | Jul.6 <sup>th</sup> ,2018  | AddKM110SS1064GxA-DDD00WT.   |

### **Table of Contents**

С

M

| 1.         | Intro | oduction                                  | 6 -  |
|------------|-------|-------------------------------------------|------|
|            | 1.1   | General Description                       | 6 -  |
|            | 1.2   | Features Overview                         | 6 -  |
|            | 1.3   | Block Diagram                             | 7 -  |
| 2.         | Phys  | ical Specifications                       | 8 -  |
|            | 2.1   | 153 Ball Pin Configuration                | 8-   |
|            | 2.2   | Pins and Signal Description               | 9 -  |
|            | 2.3   | 11.5mm×13.0mm×1.0mm.max Package Dimension | 9 -  |
| 3.         | Prod  | uct Specifications                        | 11 - |
|            | 3.1   | Performance                               | 11 - |
|            | 3.2   | User Density                              | 11 - |
|            | 3.3   | Supply Voltage                            | 12 - |
|            | 3.4   | Power Consumption                         | 12 - |
| 4.         | e•MN  | MC Interface                              | 13 - |
|            | 4.1   | e•MMC Power Up                            | 13 - |
|            | 4.2   | e•MMC Power Cycling                       | 13 - |
|            | 4.3   | Bus Signal Line Load                      | 14 - |
| <b>5</b> . | Regi  | ster Value                                | 16 - |
|            | 5.1   | OCR Register                              | 16 - |
|            | 5.2   | CID Register                              | 16 - |
|            | 5.3   | CSD Register                              | 17 - |
|            | 5.4   | Extend CSD Register                       | 18 - |
| 6.         | Orde  | ring Information                          | 28 - |



### **List of Figures**

| Figure 1- Kimtigo e•MMC I/F Block Diagram                     | 7 -  |
|---------------------------------------------------------------|------|
| Figure 2-The Kimtigo e•MMC153-Ball FBGA (top view, ball down) | 8 -  |
| Figure 3-11.5mmx13.0mmx1.0mm.max Package Dimension            | 10 - |
| Figure 4-e•MMC Power-up Diagram.                              | 13 - |
| Figure 5-The e•MMC Power Cycle                                | 14 - |

### **List of Tables**

| <u>Table 1-153 Ball Information</u>               | 8 -  |
|---------------------------------------------------|------|
| Table 2- Pins and Signal Description              | 9 -  |
| Table 3-Performance                               | 11 - |
| Table 4-User Density                              | 11 - |
| Table 5-Supply Voltage                            | 12 - |
| Table 6-Power Consumption                         |      |
| Table 7-Bus Signal Line Load                      | 15 - |
| Table 8-Capacitance and Resistance for HS400 mode | 11 - |
| Table 9-OCR Register Definitions                  | 16 - |
| Table 10-CID Register                             | 16 - |
| Table 11-CSD Register                             |      |
| Table 12-Extend CSD Register                      |      |

## 1.Introduction

#### 1.1 General Description

KimtigoM100 seriese•MMC is a hybrid device combining an embedded thin flash controller and standard 3D TLC NAND flash memory, with an industry standard  $e \cdot MMC^{\text{\tiny M}} 5.1$  interface. It's the ideal solution for embedded solutions of mobile phone, tablet, smart TV, Set Top Box and networking appliance.

#### 1.2 Features Overview

- · Embedded Multi-Media Card (e•MMC) Electrical Standard (5.1)
- · 153-ball FBGA 11.5mm×13.0mm×1.0mm.max
- · Operating voltage range
  - VCC (NAND): 2.7-3.6V
  - VCCQ (Controller): 1.7-1.95V/ 2.7-3.6V
- Temperature range:
  - Operating temperature range:  $-25^{\circ}$ C to  $+85^{\circ}$ C
  - Storage temperature range:  $-40^{\circ}$ C to  $+85^{\circ}$ C
- **Data bus width**: 1bit, 4bit, 8bit
- · MMC -Specific Feature
  - 11-wirebus(clock, data strobe, 1-bit command, 8-bit data bus) and a hardware reset
  - Supportsawiderangeofpowersupplyvoltage: 1.8V and 3.3V
  - Supports HS400 Modewith Enhanced Strobe
  - Upto 200MHzclockfrequency
  - eMMC productionstateawareness
  - eMMC devicehealthreport
  - Supports Command Queuing
  - Programbuswidth: 1-bit, 4-bit, and 8-bit
  - Supports Bootoperationin High Speedand DDR mode
  - Supports Bootmodeand Alternative Bootmode
  - ReplayProtected Memory Block (RPMB)
  - Enhanced Partition Attributes
  - High Priority Interrupt (HPI)
  - Background Operations
  - Enhanced Reliable Write
  - Secureremovaltypes
  - Enhancedtechniques: Sleep Notification inpoweroffnotification, datatagging, packedcommands, discard, sanitize, RTC (real time clock)

### 1.3 Block Diagram



Figure 1-Kimtigoe•MMC I/F Block Diagram

# 2.Physical Specifications

### 2.1 153 Ball Pin Configuration



Figure 2-The Kimtigoe•MMC153-Ball FBGA (top view, ball down)

**Table 1-153 Ball Information** 

| Pin No.   | Name | Pin No.   | Name | Pin No. | Name | Pin No. | Name |
|-----------|------|-----------|------|---------|------|---------|------|
| A3        | DAT0 | C2        | VDDi | J5      | GND  | N4      | VCCQ |
| <b>A4</b> | DAT1 | <b>C4</b> | GND  | J10     | VCC  | N5      | GND  |
| <b>A5</b> | DAT2 | С6        | VCCQ | K5      | RSTN | Р3      | VCCQ |
| <b>A6</b> | GND  | <b>E6</b> | VCC  | К8      | GND  | P4      | GND  |

| Kimt      | igo <sub>e</sub> | . м | м с    | D a | t a  | s h e | e t  |
|-----------|------------------|-----|--------|-----|------|-------|------|
| B2        | DAT3             | E7  | GND    | К9  | VCC  | P5    | VCCQ |
| В3        | DAT4             | F5  | VCC    | M4  | VCCQ | P6    | GND  |
| <b>B4</b> | DAT5             | G5  | GND    | M5  | CMD  |       |      |
| B5        | DAT6             | Н5  | STROBE | M6  | CLK  |       |      |
| В6        | DAT7             | H10 | GND    | N2  | GND  |       |      |

### 2.2 Pins and Signal Description

**Table 2-Pins and Signal Description** 

| Symbol | Туре   | Ball Function                                                                |  |  |  |  |  |
|--------|--------|------------------------------------------------------------------------------|--|--|--|--|--|
| CLK    | Innut  | Clock:                                                                       |  |  |  |  |  |
| CLK    | Input  | Each cycle directs a 1-bit transfer on the command and DAT lines.            |  |  |  |  |  |
|        |        | Command:                                                                     |  |  |  |  |  |
|        |        | A bidirectional channel used for device initialization and command transfer. |  |  |  |  |  |
| CMD    | Input  | Command has two operating mode :                                             |  |  |  |  |  |
|        |        | 1) Open-drain for initialization.                                            |  |  |  |  |  |
|        |        | 2) Push-pull for fast command transfer.                                      |  |  |  |  |  |
| DAT0   | I/O    | Data I/00:Bidirectional channel used for data transfer.                      |  |  |  |  |  |
| DAT1   | I/O    | Data I/01:Bidirectional channel used for data transfer.                      |  |  |  |  |  |
| DAT2   | I/O    | Data I/02:Bidirectional channel used for data transfer.                      |  |  |  |  |  |
| DAT3   | I/O    | Data I/03:Bidirectional channel used for data transfer.                      |  |  |  |  |  |
| DAT4   | I/O    | Data I/O4:Bidirectional channel used for data transfer.                      |  |  |  |  |  |
| DAT5   | I/O    | Data I/05:Bidirectional channel used for data transfer.                      |  |  |  |  |  |
| DAT6   | I/O    | Data I/06:Bidirectional channel used for data transfer.                      |  |  |  |  |  |
| DAT7   | I/O    | Data I/07:Bidirectional channel used for data transfer.                      |  |  |  |  |  |
| RST    | Input  | Reset signal pin                                                             |  |  |  |  |  |
| DS     | Output | DS: data strobe                                                              |  |  |  |  |  |
| VCC    | Supply | VCC:Flash memory I/F and Flash memory power supply.                          |  |  |  |  |  |
| vccq   | Supply | VCCQ:Memory controller core and MMC interfaceI/O power supply.               |  |  |  |  |  |
| VSS    | Supply | VSS:Flash memory I/F and Flash memory ground connection.                     |  |  |  |  |  |
| VSSQ   | Supply | VSSQ: Memory controller core and MMC I/F ground connection                   |  |  |  |  |  |
| VDDi   |        | VDDi :Connect 1uF capacitor from VDDi to ground.                             |  |  |  |  |  |

### 2.3 11.5mm×13.0mm×1.0mm.maxPackage Dimension

The Kimtigoe•MMC is a 153-pin, thin fine-pitched ball grid array (BGA) and its size is 11.5mm×13.0mm×1.0mm.max.



|                       | Symbol   | Dimo  | ח חס צחב | ПП    |  |
|-----------------------|----------|-------|----------|-------|--|
|                       | Syllibot | Min   | Norm     | Max   |  |
| TOTAL THICKNESS       | А        |       |          | 1.00  |  |
| STAND OFF             | Α1       | 0 18  | 0.22     | 0.26  |  |
| SUBSTRATE THICKNESS   | Α2       | 0.19  | 0.22     | 0.25  |  |
| MO_D THICKNESS        | А3       | 0.40  | 0.42     | 0.43  |  |
| BALL DIAMETER(BEECR=) |          |       | 0.30     |       |  |
| BALL OPFNING          |          |       | 0.27     |       |  |
| Test Pad CPENING      | φg       | 0.25  |          |       |  |
| BALL WIDTH (AFTER)    | ФЬ       | 0.25  | 0.30     | 0.35  |  |
| BALL PITCH            | е        | 0.50  |          |       |  |
| BALL PITCH            | d        | 0.25  |          |       |  |
| BALL COUNT            | П        |       | 153      |       |  |
| BODY SIZE             | D        | 12.90 | 13.00    | 13.10 |  |
| DODE SIZE             | E        | 11.40 | 1150     | 11.60 |  |
| EDCE BALL             | D1       | 6.50  |          |       |  |
| CENTER TO CENTER      | E1       | 6.50  |          |       |  |
| PROFILE OF A SURFACE  | aaa      | 0 15  |          |       |  |
| MOLD FLATNESS 555     |          | 0.20  |          |       |  |
| COPLANARIIY           | ccc      | 0.20  |          |       |  |
| BA_L OFFSET(PACKAGE)  | cdc      | 0 15  |          |       |  |
| BALL CFFS=T(BALL)     | eee      | 0.10  |          |       |  |

Figure 3-11.5mmx13.0mmx1.0mm.max Package Dimension

# 3. Product Specifications

#### 3.1 Performance

**Table 3-Performance** 

| D (N                       | NAN<br>D                     | Densi | Withfilesy<br>head (I | ystemover<br>HS200)  | Withoutfilesystemove rhead (HS400) |                     |
|----------------------------|------------------------------|-------|-----------------------|----------------------|------------------------------------|---------------------|
| P/N                        | Typ<br>e                     | ty    | Sequentia<br>1 Read   | Sequentia<br>1 Write | Sequential<br>Read                 | Sequential<br>Write |
| KM110SS0016GxA-DDD<br>00WT | 128<br>Gb<br>3D<br>TLC*      | 16GB  | 130MB/s               | 45MB/s               | 200MB/s                            | 50MB/s              |
| KM111SS0016GxA-DDD<br>00WT | 128<br>Gb<br>3D<br>TLC*      | 16GB  | 130MB/s               | 45MB/s               | 200MB/s                            | 50MB/s              |
| KM110SS1032GxA-DDD<br>00WT | 256<br>Gb<br>3D<br>TLC*      | 32GB  | 140MB/s               | 75MB/s               | 210MB/s                            | 90MB/s              |
| KM110SS1064GxA-DDD<br>00WT | 256<br>Gb<br>3D<br>TLC*<br>2 | 64GB  | 155MB/s               | 90MB/s               | 240MB/s                            | 100MB/s             |

<sup>\*</sup>Notes:

### 3.2 User Density

**Table 4-User Density** 

| P/N    | NAND | Doncity  | I BA(Hov) | I BA(Doc) | Capacity(Bytes)  |
|--------|------|----------|-----------|-----------|------------------|
| 1 / 14 | Type | Delisity | LDA(HEA)  | LDA(Dec)  | Capacity (Bytes) |

<sup>1.</sup>Performancewith file system overheadmeasured by CrystalDiskMark6.0.1.Dviceworkin HS200 mode.

<sup>2.</sup>Performancewithout file system overheadmeasuredonKimtigo'sinternalboard. Deviceworkin HS400modewithcacheon. Actual performance may vary depending on user conditions and environment.

| Kimtigo <sub>e</sub> . | м м    | С    | D a     | t a s       | h e e t        |
|------------------------|--------|------|---------|-------------|----------------|
|                        | 128 Gb |      |         |             |                |
| KM110SS0016GxA-DDD00WT | 3D     | 16GB | 1CD0000 | 30,212,096  | 15,468,593,152 |
|                        | TLC*1  |      |         |             |                |
|                        | 128 Gb |      |         |             |                |
| KM111SS0016GxA-DDD00WT | 3D     | 16GB | 1CD0000 | 30,212,096  | 15,468,593,152 |
|                        | TLC*1  |      |         |             |                |
|                        | 256 Gb |      |         |             |                |
| KM110SS1032GxA-DDD00WT | 3D     | 32GB | 39A0000 | 60,424,192  | 30,937,186,304 |
|                        | TLC*1  |      |         |             |                |
|                        | 256 Gb |      |         |             |                |
| KM110SS1064GxA-DDD00WT | 3D     | 64GB | 7340000 | 120,848,384 | 61,874,372,608 |
|                        | TLC*2  |      |         |             |                |

### 3.3 Supply Voltage

**Table 5-Supply Voltage** 

| Item | Min  | Тур  | Max  | Unit |
|------|------|------|------|------|
| VCCO | 1.70 | 1.80 | 1.95 | V    |
| VCCQ | 2.70 | 3.30 | 3.60 | V    |
| VCC  | 2.70 | 3.30 | 3.60 | V    |

### 3.4 Power Consumption

**Table 6-Power Consumption** 

| P/N                      | Item | Тур | Max | Unit |
|--------------------------|------|-----|-----|------|
| KM110SS0016GxA-DDD00WT   | ICCQ | 70  | 100 | mA   |
| KM110330010GXA-DDD00W1   | ICC  | 70  | 100 | mA   |
| KM111SS0016GxA-DDD00WT   | ICCQ | 70  | 100 | mA   |
| KM111330010GXA-DDD00W1   | ICC  | 70  | 100 | mA   |
| KM110SS1032GxA-DDD00WT   | ICCQ | 90  | 110 | mA   |
| KM110331032GXA-DDD00W1   | ICC  | 80  | 100 | mA   |
| KM110SS1064GxA-DDD00WT   | ICCQ | 90  | 110 | mA   |
| KWIIIU331UU4GXA-DDDUUW I | ICC  | 160 | 200 | mA   |

## 4.e•MMC Interface

#### 4.1 e●MMCPower Up

An e•MMC bus power-up is handled locally in each device and in the bus master. Figure 3 shows the power-up sequence and is followed by specific instructions regarding the power-up sequence. Refer to section 10.1 of the JEDEC Standard Specification No.JESD84-B50 for specific instructions regarding the power-up sequence.



Figure 4-e•MMC Power-up Diagram

### 4.2 e●MMC Power Cycling

The master can execute any sequence of VCC and VCCQ power-up/power-down. However, the master must not issue any commands until VCC and VCCQ are stable within each operating voltage range. After the slave enters sleep mode, the master can power-down VCC to reduce power consumption. It is necessary for the slave to be ramped up to VCC before the host issues CMD5 (SLEEP\_AWAKE) to wake the slave unit. For more information about power cycling see Section 10.1.3 of the JEDEC Standard Specification No.JESD84-B50.



Figure 4-The e•MMCPower Cycle

### 4.3 Bus Signal Line Load

The total capacitance  $C_L$  of each line of the eMMC bus is the sum of the bus master capacitance  $C_{HOST}$ , the bus capacitance  $C_{BUS}$  itself and the capacitance  $C_{DEVICE}$  of the eMMC connected to this line:

$$C_L = C_{HOST} + C_{BUS} + C_{DEVICE}$$

The sum of the host and bus capacitances should be under 20pF.

**Table 7-Bus Signal Line Load** 

| Parameter                              | Symbol           | Min | Max | Unit | Remark                                                                                                                       |
|----------------------------------------|------------------|-----|-----|------|------------------------------------------------------------------------------------------------------------------------------|
| Pull-up resistance for CMD             | R <sub>CMD</sub> | 4.7 | 100 | Kohm | Pull-up resistance should be put on CMD line to prevent bus floating.                                                        |
| Pull-up resistance for DAT0~7          | $ m R_{DAT}$     | 10  | 100 | Kohm | Pull-up resistance should be put on DAT line to prevent bus floating.                                                        |
| Internal pull-up resistance for DAT1~7 | R <sub>int</sub> | 10  | 150 | Kohm | To prevent unconnected lines floating.                                                                                       |
| Single device capacitance              | Cdevice          |     | 12  | pF   |                                                                                                                              |
| Maximum signal line inductance         |                  |     | 16  | nH   | Fpp≤52MHz                                                                                                                    |
| VDDi capacitor value                   | Creg             | 0.1 |     | uF   | Tostabilizeregulatoroutputwhe ntargetdevicebusspeedmodeise itherbackward-compatible, highspeed SDR, highspeed DDR, or HS200. |
|                                        |                  | 1   |     | uF   | Tostabilizeregulatoroutputwhe ntargetdevicebusspeedmodeis                                                                    |



#### Table 8-Capacitance and Resistance for HS400 mode

| Parameter                             | Symbol                   | Min | Max | Unit | Remark                                |
|---------------------------------------|--------------------------|-----|-----|------|---------------------------------------|
| Pull-up resistance for CMD            | R <sub>CMD</sub>         | 4.7 | 100 | Kohm | To prevent bus floating               |
| Pull-up resistance for DAT0-DAT7      | R <sub>DAT</sub>         | 10  | 100 | Kohm | To prevent bus floating               |
| Internal pull up resistance DAT1-DAT7 | R <sub>int</sub>         | 10  | 150 | Kohm | To prevent unconnected lines floating |
| Bus signal line capacitance           | $C_{\rm L}$              |     | 13  | pF   | Single Device                         |
| Single Device capacitance             | C <sub>DEVICE</sub>      |     | 6   | pF   |                                       |
| Pull-down resistance for Data strobe  | R <sub>Data Strobe</sub> | 10  | 100 | Kohm |                                       |

# 5.Register Value

#### 5.1 OCR Register

The 32-bit operation conditions register stores the VDD voltage profile of the e•MMC and the accessmode indication. In addition, this register includes a status information bit. This status bit is set if the e•MMC power up procedure has been finished.

**Table 9-OCR Register Definitions** 

| OCR bit | VDD voltage<br>window | Value                        | Width  |
|---------|-----------------------|------------------------------|--------|
| [31]    | е.ММС ј               | oower up status bit (busy)1= | =READY |
| [30:29] | Access mode           | 10b (sector mode)            | 2      |
| [28:24] | Reserved              | 0 0000b                      | 5      |
| [23:15] | 2.7-3.6V              | 1 1111 1111b                 | 9      |
| [14:8]  | 2.0-2.6V              | 000 0000b                    | 7      |
| [7]     | 1.70-1.95V            | 1b                           | 1      |
| [6:0]   | Reserved              | 0000000Ъ                     | 7      |

### 5.2 CID Register

The Card IDentification (CID) register is 128 bits wide. It contains the card identification information usedduring the e•MMC identification phase (MultiMediaCard protocol). Each device has a unique identification number.

The structure of the CID register is defined in the following sections.

**Table 10-CID Register** 

| Name                     | Field | Width | CID-slice | CID Value                                                               |
|--------------------------|-------|-------|-----------|-------------------------------------------------------------------------|
| Manufacturer ID          | MID   | 8     | [127:120] | 0xE1                                                                    |
| Reserved                 | -     | 6     | [119:114] |                                                                         |
| Card/BGA                 | CBX   | 2     | [113:112] | 0x01                                                                    |
| OEM/Application ID       | OID   | 8     | [111:104] |                                                                         |
| Product name             | PNM   | 48    | [103:56]  | 16GB:0x0000,2100,0105<br>32GB:0x0000,3200,0105<br>64GB:0x0000,3300,0105 |
| Product revision         | PRV   | 8     | [55:48]   |                                                                         |
| Product serial<br>number | PSN   | 32    | [47:16]   |                                                                         |
| Manufacturing date       | MDT   | 8     | [15:8]    |                                                                         |
| CRC7 checksum            | CRC   | 7     | [7:1]     |                                                                         |



#### 5.3 CSD Register

The card-specific data (CSD) register provides information about accessing thee•MMCcontents. The CSD register defines the data format, error correction type, maximum dataaccess time, and data transfer speed, as well as whether the DSR register can be used. The programmable part of the register (entries marked with W or E in the following table) can be changed by the PROGRAM\_CSD (CMD27) command.

R: Read only.

W: One time programmable and not readable.

R/W: One time programmable and readable.

W/E: Multiple writable with value kept after power failure, H/W reset assertion and any CMD0 resetand not readable.

R/W/E: Multiple writable with value kept after power failure, H/W reset assertion and any CMD0 resetand readable.

R/W/C\_P: Writable after value cleared by power failure and H/Wrest assertion (the value not cleared byCMD0 reset) and readable.

R/W/E\_P: Multiple writable with value reset after power failure, H/W reset assertion and any CMD0reset and readable.

W/E\_P: Multiple writable with value reset after power failure, H/W reset assertion and any CMD0reset and not readable.

**Table 11-CSD Register** 

| Name                                               | Field              | Width | Cell<br>Type | CSD slice | CSD Value |
|----------------------------------------------------|--------------------|-------|--------------|-----------|-----------|
| CSD structure                                      | CSD_STRUCTURE      | 2     | R            | [127:126] | 0x03      |
| Systemspecification version                        | SPEC_VERS          | 4     | R            | [125:122] | 0x04      |
| Reserved                                           | -                  | 2     | R            | [121:120] | 0x00      |
| Data read access-time 1                            | TAAC               | 8     | R            | [119:112] | 0x27      |
| Data read access-time 2in<br>CLK cycles (NSAC*100) | NSAC               | 8     | R            | [111:104] | 0x01      |
| Max. busclock frequency                            | TRAN_SPEED         | 8     | R            | [103:96]  | 0x32      |
| Device command classes                             | CCC                | 12    | R            | [95:84]   | 0x0F5     |
| Max. read data block length                        | READ_BL_LEN        | 4     | R            | [83:80]   | 0x09      |
| Partial blocks for read allowed                    | READ_BL_PARTIAL    | 1     | R            | [79:79]   | 0x00      |
| Write block misalignment                           | WRITE_BLK_MISALIGN | 1     | R            | [78:78]   | 0x00      |
| Read block misalignment                            | READ_BLK_MISALIGN  | 1     | R            | [77:77]   | 0x00      |
| DSR implemented                                    | DSR_IMP            | 1     | R            | [76:76]   | 0x00      |

| Kimtiĝo <sub>e</sub>             | . м м с            | D a | at a  | as h    | e e t |
|----------------------------------|--------------------|-----|-------|---------|-------|
| Reserved                         | -                  | 2   | R     | [75:74] | 0x00  |
| Device size                      | C_SIZE             | 12  | R     | [73:62] | 0xFFF |
| Max. read current @ VDD min      | VDD_R_CURR_MIN     | 3   | R     | [61:59] | 0x07  |
| Max. read current @ VDD max      | VDD_R_CURR_MAX     | 3   | R     | [58:56] | 0x07  |
| Max. write current @ VDD min     | VDD_W_CURR_MIN     | 3   | R     | [55:53] | 0x07  |
| Max. write current @ VDD max     | VDD_W_CURR_MAX     | 3   | R     | [52:50] | 0x07  |
| Device size multiplier           | C_SIZE_MULT        | 3   | R     | [49:47] | 0x07  |
| Erase group size                 | ERASE_GRP_SIZE     | 5   | R     | [46:42] | 0x1F  |
| Erase group size<br>multiplier   | ERASE_GRP_MULT     | 5   | R     | [41:37] | 0x1F  |
| Write protect group size         | WP_GRP_SIZE        | 5   | R     | [36:32] | 0x0F  |
| Write protect group enable       | WP_GRP_ENABLE      | 1   | R     | [31:31] | 0x01  |
| Manufacturer default ECC         | DEFAULT_ECC        | 2   | R     | [30:29] | 0x00  |
| Write speed factor               | R2W_FACTOR         | 3   | R     | [28:26] | 0x02  |
| Max. write data block length     | WRITE_BL_LEN       | 4   | R     | [25:22] | 0x09  |
| Partial blocks for write allowed | WRITE_BL_PARTIAL   | 1   | R     | [21:21] | 0x00  |
| Reserved                         | -                  | 4   | -     | [20:17] | 0x00  |
| Contentprotection application    | CONTENT_PROT_APP   | 1   | R     | [16:16] | 0x00  |
| File format group                | FILE_FORMAT_GRP    | 1   | R/W   | [15:15] | 0x00  |
| Copy flag (OTP)                  | СОРУ               | 1   | R/W   | [14:14] | 0x00  |
| Permanent write protection       | PERM_WRITE_PROTECT | 1   | R/W   | [13:13] | 0x00  |
| Temporary write protection       | TMP_WRITE_PROTECT  | 1   | R/W/E | [12:12] | 0x00  |
| File format                      | FILE_FORMAT        | 2   | R/W   | [11:10] | 0x00  |
| ECC code                         | ECC                | 2   | R/W/E | [9:8]   | 0x00  |
| CRC                              | CRC                | 7   | R/W/E | [7:1]   | TBD   |
| Not used, always'1'              |                    | 1   | _     | [0:0]   | 0x01  |

### 5.4 Extend CSD Register

The 512-byte extended card-specific data (ECSD) register defines device properties and selected modes. The most significant 320 bytes are the properties segment. This segmentdefines devicecapabilities and cannot be modified by the host. The lower 192bytes

are the modes segment. The modes segment defines the configuration in whichthe device is working. The host can change the properties of modes segments using the SWITCH command.

**Table 12-Extend CSD Register** 

| Table 12-Extend                       | LOD Itegister           |      |           |               |                                     |
|---------------------------------------|-------------------------|------|-----------|---------------|-------------------------------------|
| Name                                  | Field                   | Size | Cell Type | CSD-slic<br>e | ECSD<br>Value                       |
| Reserved                              | -                       | 6    | -         | [511:506]     | -                                   |
| Extended Security CommandsError       | EXT_SECURITY_ERR        | 1    | R         | [505]         | 0x00                                |
| Supported<br>Command Sets             | S_CMD_SET               | 1    | R         | [504]         | 0x01                                |
| HPI Features                          | HPI_FEATURES            | 1    | R         | [503]         | 0x01                                |
| Background<br>operations<br>support   | BKOPS_SUPPORT           | 1    | R         | [502]         | 0x01                                |
| Max packed read commands              | MAX_PACKED_READS        | 1    | R         | [501]         | 0x3F                                |
| Max packed write commands             | MAX_PACKED_WRITES       | 1    | R         | [500]         | 0x3F                                |
| Data Tag Support                      | DATA_TAG_SUPPORT        | 1    | R         | [499]         | 0x01                                |
| Tag Unit Size                         | TAG_UNIT_SIZE           | 1    | R         | [498]         | 0x00                                |
| Tag Resources<br>Size                 | TAG_RES_SIZE            | 1    | R         | [497]         | 0x00                                |
| Context<br>management<br>capabilities | CONTEXT_CAPABILITIES    | 1    | R         | [496]         | 0x78                                |
| Large Unit size                       | LARGE_UNIT_SIZE_M1      | 1    | R         | [495]         | 0x01                                |
| Extended partitions attribute support | EXT_SUPPORT             | 1    | R         | [494]         | 0x03                                |
| Supported modes                       | SUPPORTED_MODES         | 1    | R         | [493]         | 0x01                                |
| FFU features                          | FFU_FEATURES            | 1    | R         | [492]         | 0x00                                |
| Operation codes timeout               | OPERATION_CODE_TIME_OUT | 1    | R         | [491]         | 0x17                                |
| FFU Argument                          | FFU_ARG                 | 4    | R         | [490:487]     | 0xFFFAFFF0                          |
| Barriersupport                        | BARRIER_SUPPORT         | 1    | R         | [486]         | 16GB:0x00<br>32GB:0x01<br>64GB:0x01 |
| Reserved                              | -                       | 177  | -         | [485:309]     | -                                   |
| CMD Queuing<br>Support                | CMDQ_SUPPORT            | 1    | R         | [308]         | 16GB:0x00<br>32GB:0x01              |

| Kimtigo                                          | e · M M C                                     | D  | a t a | s h       | e e i                                     |
|--------------------------------------------------|-----------------------------------------------|----|-------|-----------|-------------------------------------------|
|                                                  |                                               |    |       |           | 64GB:0x01                                 |
| CMD Queuing                                      |                                               |    |       |           | 16GB:0x00                                 |
| Depth                                            | CMDQ_DEPTH                                    | 1  | R     | [307]     | 32GB:0x1F                                 |
| Бериг                                            |                                               |    |       |           | 64GB:0x1F                                 |
| Reserved                                         | -                                             | 1  | -     | [306]     | -                                         |
| Number of FW<br>sectors correctly<br>programmed  | NUMBER_OF_FW_SECTORS_<br>CORRECTLY_PROGRAMMED | 4  | R     | [305:302] | 0x0000                                    |
| Vendor<br>proprietary<br>health report           | VENDOR_PROPRIETARY_HEALT<br>H_REPORT          | 32 | R     | [301:270] | TBD                                       |
| Device life time estimation type B               | DEVICE_LIFE_TIME_EST_TYP_B                    | 1  | R     | [269]     | 0x01                                      |
| Device life time estimation type A               | DEVICE_LIFE_TIME_EST_TYP_A                    | 1  | R     | [268]     | 0x01                                      |
| Pre EOL information                              | PRE_EOL_INFO                                  | 1  | R     | [267]     | 0x01                                      |
| Optimal read size                                | OPTIMAL_READ_SIZE                             | 1  | R     | [266]     | 0x40                                      |
| Optimal write size                               | OPTIMAL_WRITE_SIZE                            | 1  | R     | [265]     | 0x40                                      |
| Optimal trim unit size                           | OPTIMAL_TRIM_UNIT_SIZE                        | 1  | R     | [264]     | 0x07                                      |
| Device version                                   | DEVICE_VERSION                                | 2  | R     | [263:262] | 16GB:0x4105<br>32GB:0x4205<br>64GB:0x4305 |
| Firmware version                                 | FIRMWARE_VERSION                              | 8  | R     | [261:254] | TBD                                       |
| Power class for<br>200MHz,DDR at<br>VCC=3.6V     | PWR_CL_DDR_200_360                            | 1  | R     | [253]     | 0x00                                      |
| Cache size                                       | CACHE_SIZE                                    | 4  | R     | [252:249] | 0x0400                                    |
| Generic CMD6<br>timeout                          | GENERIC_CMD6_TIME                             | 1  | R     | [248]     | 0x05                                      |
| Power off<br>notification(long)<br>timeout       | POWER_OFF_LONG_TIME                           | 1  | R     | [247]     | 0x64                                      |
| Background operations status                     | BKOPS_STATUS                                  | 1  | R     | [246]     | 0x00                                      |
| Number of correctly programmed sectors           | CORRECTLY_PRG_SECTORS_NU M                    | 4  | R     | [245:242] | 0x00                                      |
| 1st Initialization<br>time after<br>partitioning | INI_TIMEOUT_AP                                | 1  | R     | [241]     | 0x0A                                      |

| Kimtigo                                                 | e · M M C           | D | a t a | s h   | e e t |
|---------------------------------------------------------|---------------------|---|-------|-------|-------|
| Cache Flushing Policy                                   | CACHE_FLUSH_POLICY  | 1 | R     | [240] | 0x01  |
| Power class for<br>52MHz, DDR at<br>VCC=3.6V            | PWR_CL_DDR_52_360   | 1 | R     | [239] | 0x00  |
| Power class for<br>52MHz, DDR at<br>VCC=1.95V           | PWR_CL_DDR_52_195   | 1 | R     | [238] | 0x00  |
| Power class for<br>200MHz at<br>VCCQ=1.95V,VCC<br>=3.6V | PWR_CL_200_195      | 1 | R     | [237] | 0x00  |
| Power class for 200MHz, at VCCQ=1.3V,VCC= 3.6V          | PWR_CL_200_130      | 1 | R     | [236] | 0x00  |
| Minimum Write Performance for 8bit at 52MHz in DDR mode | MIN_PERF_DDR_W_8_52 | 1 | R     | [235] | 0x00  |
| Minimum Read Performance for 8bit at 52MHz in DDR mode  | MIN_PERF_DDR_R_8_52 | 1 | R     | [234] | 0x00  |
| Reserved                                                | -                   | 1 | -     | [233] | -     |
| TRIM Multiplier                                         | TRIM_MULT           | 1 | R     | [232] | 0x02  |
| Secure Feature support                                  | SEC_FEATURE_SUPPORT | 1 | R     | [231] | 0x55  |
| Secure Erase<br>Multiplier                              | SEC_ERASE_MULT      | 1 | R     | [230] | 0x0A  |
| Secure TRIM<br>Multiplier                               | SEC_TRIM_MULT       | 1 | R     | [229] | 0x0A  |
| Boot Information                                        | BOOT_INFO           | 1 | R     | [228] | 0x07  |
| Reserved                                                | -                   | 1 | -     | [227] | -     |
| Boot partition size                                     | BOOT_SIZE_MULTI     | 1 | R     | [226] | 0x20  |
| Access size                                             | ACCESS_SIZE         | 1 | R     | [225] | 0x06  |
| High Capacity<br>Erase unit size                        | HC_ERASE_GROUP_SIZE | 1 | R     | [224] | 0x01  |
| High capacity erase time out                            | ERASE_TIMEOUT_MULT  | 1 | R     | [223] | 0x02  |

| Kimtigo                                                  | e · M M C                              | D | a t a | s h       | e e t                                                             |
|----------------------------------------------------------|----------------------------------------|---|-------|-----------|-------------------------------------------------------------------|
| Reliable write sector count                              | REL_WR_SEC_C                           | 1 | R     | [222]     | 0x01                                                              |
| High capacity write protect group size                   | HC_WP_GRP_SIZE                         | 1 | R     | [221]     | 16GB:0x10<br>32GB:0x10<br>64GB:0x20                               |
| Sleep current [VCC]                                      | S_C_VCC                                | 1 | R     | [220]     | 0x07                                                              |
| Sleep current [VCCQ]                                     | S_C_VCCQ                               | 1 | R     | [219]     | 0x07                                                              |
| Production state<br>awareness<br>timeout                 | PRODUCTION_STATE_<br>AWARENESS_TIMEOUT | 1 | R     | [218]     | 0x17                                                              |
| Sleep/Awake<br>time out                                  | S_A_TIMEOUT                            | 1 | R     | [217]     | 0x13                                                              |
| Sleep Notification<br>Timout1                            | SLEEP_NOTIFICATION_TIME                | 1 | R     | [216]     | 0x0C                                                              |
| Sector count                                             | SEC_COUNT                              | 4 | R     | [215:212] | 16GB:<br>0x01CD0000<br>32GB:0x039A<br>0000<br>64GB:<br>0x07340000 |
| Secure Write Protect Information                         | SECURE_WP_INFO                         | 1 | R     | [211]     | 0x01                                                              |
| Minimum Write Performance for 8bit @52MHz                | MIN_PERF_W_8_52                        | 1 | R     | [210]     | 0x00                                                              |
| Minimum Read Performance for 8bit @52MHz                 | MIN_PERF_R_8_52                        | 1 | R     | [209]     | 0x00                                                              |
| Minimum Write Performance for 4bit @52MHz or 8bit @26MHz | MIN_PERF_W_8_26_4_52                   | 1 | R     | [208]     | 0x00                                                              |
| Minimum Read Performance for 4bit @52MHz or 8bit @26MHz  | MIN_PERF_R_8_26_4_52                   | 1 | R     | [207]     | 0x00                                                              |
| Minimum Write Performance for 4bit @26MHz                | MIN_PERF_W_4_26                        | 1 | R     | [206]     | 0x00                                                              |

| Kimtigo                                                                           | e · M M C                                               | D                | a t a                 | s h                                       | e e t                                     |
|-----------------------------------------------------------------------------------|---------------------------------------------------------|------------------|-----------------------|-------------------------------------------|-------------------------------------------|
| Minimum Read Performance for 4bit @26MHz                                          | MIN_PERF_R_4_26                                         | 1                | R                     | [205]                                     | 0x00                                      |
| Reserved                                                                          | -                                                       | 1                | -                     | [204]                                     | -                                         |
| Power Class for<br>26MHz @ 3.6V 1R                                                | PWR_CL_26_360                                           | 1                | R                     | [203]                                     | 0x00                                      |
| Power Class for<br>52MHz @ 3.6V 1R                                                | PWR_CL_52_360                                           | 1                | R                     | [202]                                     | 0x00                                      |
| Power Class for<br>26MHz @ 1.95V<br>1R                                            | PWR_CL_26_195                                           | 1                | R                     | [201]                                     | 0x00                                      |
| Power Class for<br>52MHz @ 1.95V<br>1R                                            | PWR_CL_52_195                                           | 1                | R                     | [200]                                     | 0x00                                      |
| Partition switching timing                                                        | PARTITION_SWITCH_TIME                                   | 1                | R                     | [199]                                     | 0x06                                      |
| Out-of-interrupt busy timing                                                      | OUT_OF_INTERRUPT_TIME                                   | 1                | R                     | [198]                                     | 0x05                                      |
| I/O Driver<br>Strength                                                            | DRIVER_STRENGTH                                         | 1                | R                     | [197]                                     | 0x1F                                      |
| Card Type                                                                         | CARD_TYPE                                               | 1                | R                     | [196]                                     | 0x57                                      |
| Reserved                                                                          | -                                                       | 1                | -                     | [195]                                     | -                                         |
| CSD Structure                                                                     | CSD_STRUCTURE                                           | 1                | R                     | [194]                                     | 0x02                                      |
| Reserved                                                                          | -                                                       | 1                | -                     | [193]                                     | -                                         |
| Extended CSD<br>Revision                                                          | EXT_CSD_REV                                             | 1                | R                     | [192]                                     | 16GB:0x07<br>32GB:0x08<br>64GB:0x08       |
| Command Set                                                                       | CMD_SET                                                 | 1                | R/W/E_P               | [191]                                     | 0x00                                      |
| Dogowyod                                                                          | _ ,                                                     |                  |                       |                                           |                                           |
| Reserved                                                                          | Reserved                                                | 1                | -                     | [190]                                     | -                                         |
| Command Set Revision                                                              | CMD_SET_REV                                             | 1                | -<br>R                | [190]                                     | -<br>0x00                                 |
| Command Set                                                                       |                                                         |                  |                       |                                           |                                           |
| Command Set<br>Revision                                                           | CMD_SET_REV                                             | 1                | R                     | [189]                                     | 0x00                                      |
| Command Set Revision Reserved                                                     | CMD_SET_REV  Reserved                                   | 1                | R -                   | [189]<br>[188]                            | 0x00<br>-                                 |
| Command Set Revision Reserved Power Class                                         | CMD_SET_REV  Reserved  POWER_CLASS                      | 1 1 1            | R -                   | [189]<br>[188]<br>[187]                   | 0x00<br>-                                 |
| Command Set Revision Reserved Power Class Reserved High Speed                     | CMD_SET_REV  Reserved  POWER_CLASS  Reserved            | 1<br>1<br>1      | R - R/W/E_P -         | [189]<br>[188]<br>[187]<br>[186]          | 0x00<br>-<br>0x00<br>-                    |
| Command Set Revision  Reserved  Power Class Reserved  High Speed Interface Timing | CMD_SET_REV  Reserved  POWER_CLASS  Reserved  HS_TIMING | 1<br>1<br>1<br>1 | R - R/W/E_P - R/W/E_P | [189]<br>[188]<br>[187]<br>[186]<br>[185] | 0x00  - 0x00  - 0x01  16GB:0x00 32GB:0x01 |

| Kimtigo                                         | e · M M C            | D | a t a                     | s h   | e e t                               |
|-------------------------------------------------|----------------------|---|---------------------------|-------|-------------------------------------|
| Content of explicit erased memory range         | ERASE_MEM_CONT       | 1 | R                         | [181] | 0x00                                |
| Reserved                                        | Reserved             | 1 | -                         | [180] | -                                   |
| Partition Configuration                         | PARTITION_CONFIG     | 1 | R/W/E_P&<br>R/W/E         | [179] | 0x00                                |
| Boot config<br>protection                       | BOOT_CONFIG_PROT     | 1 | R/W&<br>R/W/C_P           | [178] | 0x00                                |
| Boot bus width1                                 | BOOT_BUS_WIDTH       | 1 | R/W/E                     | [177] | 0x00                                |
| Reserved                                        | Reserved             | 1 | -                         | [176] | -                                   |
| High-density<br>erase group<br>definition       | ERASE_GROUP_DEF      | 1 | R/W/E_P                   | [175] | 0x00                                |
| Boot write protection status registers          | BOOT_WP_STATUS       | 1 | R                         | [174] | 0x00                                |
| Boot area write protect register                | BOOT_WP              | 1 | R/W&<br>R/W/C_P           | [173] | 0x00                                |
| Reserved                                        | Reserved             | 1 | -                         | [172] | -                                   |
| User area write protect register                | USER_WP              | 1 | R/W/E&R/<br>W&<br>R/W/C_P | [171] | 0x00                                |
| Reserved                                        | Reserved             | 1 | -                         | [170] | -                                   |
| FW Configuration                                | FW_CONFIG            | 1 | R/W                       | [169] | 0x00                                |
| RPMB Size                                       | RPMB_SIZE_MULT       | 1 | R                         | [168] | 0x20                                |
| Write reliability setting register              | WR_REL_SET           | 1 | R/W                       | [167] | 0x1F                                |
| Write reliability parameter register            | WR_REL_PARAM         | 1 | R                         | [166] | 16GB:0x05<br>32GB:0x15<br>64GB:0x15 |
| Start Sanitize operation                        | SANITIZE_START       | 1 | W/E_P                     | [165] | 0x00                                |
| Manually start background operations            | BKOPS_START          | 1 | W/E_P                     | [164] | 0x00                                |
| Enable<br>background<br>operations<br>handshake | BKOPS_EN             | 1 | R/W                       | [163] | 0x00                                |
| H/W reset<br>function                           | RST_n_FUNCTION       | 1 | R/W                       | [162] | 0x00                                |
| HPI management                                  | HPI_MGMT             | 1 | R/W/E_P                   | [161] | 0x00                                |
| Partitioning                                    | PARTITIONING SUPPORT | 1 | R                         | [160] | 0x07                                |

| Kimtigo                                                           | e · M M C                       | D  | a t a              | s h       | e e t                                           |
|-------------------------------------------------------------------|---------------------------------|----|--------------------|-----------|-------------------------------------------------|
| support                                                           |                                 |    |                    |           |                                                 |
| Max Enhanced<br>Area Size                                         | MAX_ENH_SIZE_MULT               | 3  | R                  | [159:157] | 16GB:0x0266<br>32GB:0x04CD<br>64GB:0x04CD       |
| Partitions<br>Attribute                                           | PARTITIONS_ATTRIBUTE            | 1  | R/W                | [156]     | 0x00                                            |
| Partitioning<br>Setting                                           | PARTITION_SETTING_<br>COMPLETED | 1  | R/W                | [155]     | 0x00                                            |
| General Purpose<br>Partition Size                                 | GP_SIZE_MULT                    | 12 | R/W/               | [154:143] | 0x00                                            |
| Enhanced User<br>Data Area Size                                   | ENH_SIZE_MULT                   | 3  | R/W                | [142:140] | 0                                               |
| Enhanced User<br>Data Start<br>Address                            | ENH_START_ADDR                  | 4  | R/W                | [139:136] | 0                                               |
| Reserved                                                          | Reserved                        | 1  | -                  | [135]     | -                                               |
| Bad Block<br>Management<br>mode                                   | SEC_BAD_BLK_MGMNT               | 1  | R/W                | [134]     | 0x00                                            |
| Production state awareness                                        | PRODUCTION_STATE_<br>AWARENESS  | 1  | R/W/E              | [133]     | 0x00                                            |
| Package Case Temperature is controlled                            | TCASE_SUPPORT                   | 1  | W/E_P              | [132]     | 0x00                                            |
| Periodic Wake-up                                                  | PERIODIC_WAKEUP                 | 1  | R/W/E              | [131]     | 0x00                                            |
| Program CID/CSD in DDR mode support                               | PROGRAM_CID_CSD_DDR_<br>SUPPORT | 1  | R                  | [130]     | 0x00                                            |
| Reserved                                                          | -                               | 2  | TBD                | [129:128] | -                                               |
| Vendor Specific<br>Fields                                         | VENDOR_SPECIFIC_FIELD           | 64 | vendor<br>specific | [127:64]  | 0x3700C8<br>(Value of<br>EMMC_SET_D<br>URATION) |
| Native sector size                                                | NATIVE_SECTOR_SIZE              | 1  | R                  | [63]      | 0x01                                            |
| Sector size emulation                                             | USE_NATIVE_SECTOR               | 1  | R/W                | [62]      | 0x00                                            |
| Sector size                                                       | DATA_SECTOR_SIZE                | 1  | R                  | [61]      | 0x00                                            |
| 1st initialization<br>after disabling<br>sector size<br>emulation | INI_TIMEOUT_EMU                 | 1  | R                  | [60]      | 0x0A                                            |
| Class 6                                                           | CLASS_6_CTRL                    | 1  | R/W/E_P            | [59]      | 0x00                                            |

| Kimtigo                                          | e · M M C                 | D | a t a    | s h     | e e t                                                             |
|--------------------------------------------------|---------------------------|---|----------|---------|-------------------------------------------------------------------|
| commands<br>control                              |                           |   |          |         |                                                                   |
| Number of<br>addressed<br>groupto be<br>Released | DYNCAP_NEEDED             | 1 | R        | [58]    | 0x00                                                              |
| Exception events control                         | EXCEPTION_EVENTS_CTRL     | 2 | R/W/E_P  | [57:56] | 0x00                                                              |
| Exception events status                          | EXCEPTION_EVENTS_STATUS   | 2 | R        | [55:54] | 0x00                                                              |
| Extended<br>Partitions<br>Attribute              | EXT_PARTITIONS_ATTRIBUTE  | 2 | R/W      | [53:52] | 0x00                                                              |
| Context configuration                            | CONTEXT_CONF              |   | R/W/E_P  | [51:37] | 0x00                                                              |
| Packed command status                            | PACKED_COMMAND_STATUS     | 1 | R        | [36]    | 0x00                                                              |
| Packed command failureindex                      | PACKED_FAILURE_INDEX      | 1 | R        | [35]    | 0x00                                                              |
| Power Off<br>Notification                        | POWER_OFF_NOTIFICATION    | 1 | R/W/E_P  | [34]    | 0x00                                                              |
| Control to turn<br>the CacheON/OFF               | CACHE_CTRL                | 1 | R/W/E_P  | [33]    | 0x00                                                              |
| Flushing of the cache                            | FLUSH_CACHE               | 1 | W/E_P    | [32]    | 0x00                                                              |
| Control to turn the Barrier ON/OFF               | BARRIER_CTRL              | 1 | R/W      | [31]    | 0x00                                                              |
| Mode config                                      | MODE_CONFIG               | 1 | R/W/E_P  | [30]    | 0x00                                                              |
| Mode operation codes                             | MODE_OPERATION_CODES      | 1 | W/E_P    | [29]    | 0x00                                                              |
| Reserved                                         | Reserved                  | 2 | TBD      | [28:27] | -                                                                 |
| FFU status                                       | FFU_STATUS                | 1 | R        | [26]    | 0x00                                                              |
| Per loading data                                 | PRE_LOADING_DATA_SIZE     | 4 | R/W/E_P  | [25:22] | 0x00                                                              |
| Max pre loading<br>data size                     | MAX_PRE_LOADING_DATA_SIZE | 4 | R        | [21:18] | 16GB:<br>0x01CD0000<br>32GB:0x039A<br>0000<br>64GB:<br>0x07340000 |
| Product state                                    | PRODUCT_STATE_AWARENESS_  | 1 | R/W/E&R  | [17]    | 0x01                                                              |
|                                                  |                           | _ | ,, « • • | (*· ]   | 0.101                                                             |

#### Kimtigo M C D a t a s h ENABLEMENT awareness enablement Secure removal SECURE\_REMOVAL\_TYPE R/W & R 0x3B 1 [16] type Command Queue 0x00 $CMDQ\_MODE\_EN$ 1 R/W/E\_P [15] Mode Enable Reserved 15 [14:0]



# **6.Ordering Information**

| Part Number            | Description                                                      |  |  |
|------------------------|------------------------------------------------------------------|--|--|
| KM110SS0016GxA-DDD00WT | 11.5mm x 13.0mm x 1.0mm.max 16GB e•MMC <i>v5.1</i> 153-ball FBGA |  |  |
| KM111SS0016GxA-DDD00WT | 11.5mm x 13.0mm x 1.0mm.max 16GB e•MMC <i>v5.1</i> 153-ball FBGA |  |  |
| KM110SS1032GxA-DDD00WT | 11.5mm x 13.0mm x 1.0mm.max 32GB e•MMC <i>v5.1</i> 153-ball FBGA |  |  |
| KM110SS1064GxA-DDD00WT | 11.5mm x 13.0mm x 1.0mm.max 64GB e•MMC <i>v5.1</i> 153-ball FBGA |  |  |