

# 64K x 8 Reprogrammable Registered PROM

#### **Features**

- CMOS for optimum speed/power
- Windowed for reprogrammability
- High speed
  - $-t_{SA} = 45 \text{ ns}$
  - $-t_{\rm CO} = 15 \text{ ns}$
- Low power
  - —120 mA
- On-chip, edge-triggered output registers
- Programmable synchronous or asynchronous output enable
- EPROM technology, 100% programmable
- 5V  $\pm 10\%$  V<sub>CC</sub>, commercial and military
- TTL-compatible I/O

- Slim 300-mil package
- Capable of withstanding >2001V static discharge

#### **Functional Description**

The CY7C287 is a high-performance 64K x 8 CMOS PROM. The CY7C287 is equipped with an output register and an output enable that can be programmed to be synchronous ( $\overline{\rm E}_{\rm S}$ ) or asynchronous ( $\overline{\rm E}$ ). It is available in a 28-pin, 300-mil package. The address set-up time is 45 ns and the time from clock HIGH to output valid is 15 ns.

The CY7C287 is available in a cerDIP package equipped with an erasure window to provide reprogrammability. When exposed to UV light, the PROM is erased and can be reprogrammed. The memory cells utilize proven EPROM floating-gate

technology and byte-wide intelligent programming algorithms.

The CY7C287 offers the advantage of low power, superior performance, and programming yield. The EPROM cell requires only 12.5V for the supervoltage and low current requirements allow for gang programming. The EPROM cells allow for each memory location to be 100% tested with each cell being programmed, erased, and repeatedly exercised prior to encapsulation. Each PROM is also tested for AC performance to guarantee that the product will meet DC and AC specification limits after customer programming.

Reading the CY7C287 is accomplished by placing an active LOW signal on  $E/E_S$ . The contents of the memorylocation addressed by the address lines  $(A_0 - A_{15})$  will become available on the output lines  $(O_0 - O_7)$  on the next rising of CP.





# **Selection Guide**

|                                |       | 7C287-45 | 7C287-55 | 7C287-65 |
|--------------------------------|-------|----------|----------|----------|
| Maximum Set-Up Time (ns)       |       | 45       | 55       | 65       |
| Maximum Clock to Output (ns)   |       | 15       | 20       | 25       |
| Maximum Operating Current (mA) | Com'l | 120      | 120      | 120      |
|                                | Mil   |          | 150      | 150      |

# **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

DC Voltage Applied to Outputs

in High Z State -0.5V to +7.0V DC Input Voltage -3.0V to +7.0V

| Static Discharge Voltage         | . >2001V |
|----------------------------------|----------|
| (per MIL-STD-883, Method 3015.2) |          |
| Latch-Up Current                 | >200 mA  |

# **Operating Range**

| Range                     | Ambient<br>Temperature           | $v_{cc}$ |
|---------------------------|----------------------------------|----------|
| Commercial                | $0^{\circ}$ C to $+70^{\circ}$ C | 5V ± 10% |
| Industrial <sup>[1]</sup> | -40°C to +85°C                   | 5V ± 10% |
| Military <sup>[2]</sup>   | −55°C to +125°C                  | 5V ± 10% |

# Electrical Characteristics Over the Operating Range<sup>[3]</sup>

|                   |                                |                                                                                                                           | 7C28   | 7-45     | 7C28 | 7-55     | 7C287-65 |          |      |
|-------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------|----------|------|----------|----------|----------|------|
| Parameter         | Description                    | Test Conditions                                                                                                           | Min.   | Max.     | Min. | Max.     | Min.     | Max.     | Unit |
| $V_{OH}$          | Output HIGH Voltage            | $V_{CC}$ = Min., $I_{OH}$ = $-2.0$ mA                                                                                     | 2.4    |          | 2.4  |          | 2.4      |          | V    |
| $V_{OL}$          | Output LOW Voltage             | $V_{CC} = Min., I_{OL} = 8.0 \text{ mA}$ Com'l                                                                            |        | 0.4      |      | 0.4      |          | 0.4      | V    |
|                   |                                | $V_{CC} = Min., I_{OL} = 6.0 \text{ mA}$ Mil                                                                              |        |          |      | 0.4      |          | 0.4      | 1    |
| $V_{\mathrm{IH}}$ | Input HIGH Voltage             | Guaranteed Input Logical HIGH Voltage for Inputs                                                                          | 2.0    | $V_{CC}$ | 2.0  | $V_{CC}$ | 2.0      | $V_{CC}$ | V    |
| $V_{IL}$          | Input LOW Voltage              | Guaranteed Input Logical LOW Voltage for Inputs                                                                           |        | 0.8      |      | 0.8      |          | 0.8      | V    |
| $I_{IX}$          | Input Load Current             | $GND \le V_{IN} \le V_{CC}$                                                                                               | -10    | +10      | -10  | +10      | -10      | +10      | μΑ   |
| $V_{CD}$          | Input Diode Clamp Voltage      |                                                                                                                           | Note 4 |          |      |          |          |          |      |
| $I_{OZ}$          | Output Leakage Current         | $\begin{array}{l} \text{GND} \leq \text{V}_{\text{OUT}} \leq \text{V}_{\text{CC}}, \\ \text{Output Disabled} \end{array}$ | -40    | +40      | -40  | +40      | -40      | +40      | μΑ   |
| I <sub>OS</sub>   | Output Short Circuit Current   | $V_{CC} = Max., V_{OUT} = GND^{[5]}$                                                                                      | -20    | -90      | -20  | -90      | -20      | -90      | mA   |
| $I_{CC}$          | V <sub>CC</sub> Operating      | $V_{CC} = Max.,$ Com'l                                                                                                    |        | 120      |      | 120      |          | 120      | mA   |
|                   | Supply Current                 | $I_{OUT} = 0 \text{ mA}$ Mil                                                                                              |        |          |      | 150      |          | 150      | 1    |
| $V_{PP}$          | Programming Supply Voltage     | •                                                                                                                         | 12     | 13       | 12   | 13       | 12       | 13       | V    |
| $I_{PP}$          | Programming Supply Current     |                                                                                                                           |        | 50       |      | 50       |          | 50       | mA   |
| $V_{IHP}$         | Input HIGH Programming Voltage |                                                                                                                           | 3.0    |          | 3.0  |          | 3.0      |          | V    |
| $V_{ILP}$         | Input LOW Programming Voltage  |                                                                                                                           |        | 0.4      |      | 0.4      |          | 0.4      | V    |

# Capacitance<sup>[4]</sup>

| Parameter | Description        | Test Conditions                         | Max. | Unit |
|-----------|--------------------|-----------------------------------------|------|------|
| $C_{IN}$  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 10   | pF   |
| $C_{OUT}$ | Output Capacitance | $V_{CC} = 5.0V$                         | 10   | pF   |

### **Notes:**

- Contact a Cypress representative for industrial temperature range specifications.
- 2. T<sub>A</sub> is the "instant on" case temperature.
- 3. See the last page of this specification for Group A subgroup testing information.
- 4. See Introduction to CMOS PROMs for general information on testing
- 5. Short circuit test should not exceed 30 seconds.



# AC Test Loads and Waveform<sup>[4]</sup>



·

OUTPUT • 200\(\Omega\) commercial

OUTPUT •  $\frac{250\Omega}{\text{Military}}$  • 1.9V

C287-7

# Switching Characteristics Over the Operating Range<sup>[3, 4]</sup>

|                                 |                                                           |      | 7C287-45 |      | 7C287-55 |      | 7C287-65 |      |
|---------------------------------|-----------------------------------------------------------|------|----------|------|----------|------|----------|------|
| Parameter                       | Description                                               | Min. | Max.     | Min. | Max.     | Min. | Max.     | Unit |
| t <sub>SA</sub>                 | Address Set-Up to Clock HIGH                              | 45   |          | 55   |          | 65   |          | ns   |
| t <sub>HA</sub>                 | Address Hold from Clock HIGH                              | 0    |          | 0    |          | 0    |          | ns   |
| $t_{CO}$                        | Clock HIGH to Output Valid                                |      | 15       |      | 20       |      | 25       | ns   |
| t <sub>HZE</sub>                | Output High Z from $\overline{\overline{E}}$              |      | 15       |      | 20       |      | 25       | ns   |
| t <sub>DOE</sub>                | Output Valid from $\overline{\overline{E}}$               |      | 15       |      | 20       |      | 25       | ns   |
| t <sub>PWC</sub>                | Clock Pulse Width                                         | 15   |          | 20   |          | 25   |          | ns   |
| t <sub>SEs</sub> <sup>[6]</sup> | E <sub>S</sub> Set-Up to Clock HIGH                       | 12   |          | 15   |          | 18   |          | ns   |
| t <sub>HEs</sub> [6]            | $\overline{\mathbb{E}}_{\mathrm{S}}$ Hold from Clock HIGH | 5    |          | 8    |          | 10   |          | ns   |
| t <sub>HZC</sub> <sup>[6]</sup> | Output High Z from $CLK/\overline{E}_S$                   |      | 20       |      | 25       |      | 30       | ns   |
| $t_{\rm COs}^{[6]}$             | Output Valid from CLK/ES                                  |      | 20       |      | 25       |      | 30       | ns   |

Note:

<sup>6.</sup> Parameters with synchronous  $\overline{E}_S$  option.



# **Switching Waveform**



### **Erasure Characteristics**

Wavelengths of light less than 4000 Angstroms begin to erase the CY7C287 in the windowed package. For this reason, an opaque label should be placed over the window if the PROM is exposed to sunlight or fluorescent lighting for extended periods of time.

The recommended dose of ultraviolet light for erasure is a wavelength of 2537 angstroms for a minimum dose (UV intensity multiplied by exposure time) of 25 Wsec/cm<sup>2</sup>. For an ultraviolet lamp with a 12 mW/cm<sup>2</sup> power rating, the exposure time would be approximately 35 minutes. The CY7C287 needs to be within 1 inch of the lamp during erasure. Permanent damage may result if the

PROM is exposed to high-intensity UV light for an extended period of time. 7258 Wsec/cm<sup>2</sup> is the recommended maximum dosage.

# **Programming Modes**

Programming support is available from Cypress as well as from a number of third-party software vendors. For detailed programming information, including a listing of software packages, please see the PROM Programming Information located at the end of this section. Programming algorithms can be obtained from any Cypress representative.

Table 1. CY7C287 Mode Selection

|                               |                         | Pin Function <sup>[7]</sup> |                                                            |                 |             |  |
|-------------------------------|-------------------------|-----------------------------|------------------------------------------------------------|-----------------|-------------|--|
| Mode: Read or Output Disable  | СР                      | A <sub>14</sub>             | $\overline{\mathrm{E}},\overline{\mathrm{E}}_{\mathrm{S}}$ | A <sub>15</sub> | $O_7 - O_0$ |  |
| Synchronous Read              | $V_{\rm IL}/V_{\rm IH}$ | A <sub>14</sub>             | $V_{\mathrm{IL}}$                                          | A <sub>15</sub> | $O_7 - O_0$ |  |
| Output Disable – Asynchronous | X                       | A <sub>14</sub>             | $V_{ m IH}$                                                | A <sub>15</sub> | High Z      |  |
| Output Disable – Synchronous  | $V_{\rm IL}/V_{\rm IH}$ | A <sub>14</sub>             | $V_{\mathrm{IH}}$                                          | A <sub>15</sub> | High Z      |  |
| Mode: Other                   | PGM                     | LATCH                       | VFY                                                        | $V_{PP}$        | $D_7 - D_0$ |  |
| Program                       | $V_{\rm ILP}$           | $V_{\rm ILP}$               | $V_{\mathrm{IHP}}$                                         | $V_{PP}$        | $D_7 - D_0$ |  |
| Program Verify                | $V_{\mathrm{IHP}}$      | $V_{\rm ILP}$               | $V_{\rm ILP}$                                              | $V_{PP}$        | $O_7 - O_0$ |  |
| Program Inhibit               | $V_{\mathrm{IHP}}$      | $V_{\rm ILP}$               | $V_{\mathrm{IHP}}$                                         | $V_{PP}$        | High Z      |  |
| Blank Check                   | $V_{\mathrm{IHP}}$      | $V_{\rm ILP}$               | $V_{\rm ILP}$                                              | $V_{PP}$        | Zeros       |  |

Note:

<sup>7.</sup> X = "don't care" but not to exceed  $V_{CC} \pm 5\%$ . X can be  $V_{IL}$  ir  $V_{IH}$ .





Figure 1. Programming Pinouts

# **Architecture Configuration Bits**

| Architecture<br>Bit | Device | Architecture Verify $\mathbf{D_0}$ |           | Function                                               |
|---------------------|--------|------------------------------------|-----------|--------------------------------------------------------|
| E/E <sub>S</sub>    | 7C287  | $D_0$ 0 = Erased                   |           | Asynchronous Output Enable (Pin $20 = \overline{E}$ )  |
|                     |        |                                    | 1 = PGMED | Synchronous Output Enable (Pin $20 = \overline{E}_S$ ) |

# Bit Map

| Programmer Address (Hex.) | RAM Data             |
|---------------------------|----------------------|
| 0000                      | Data                 |
|                           | •                    |
| FFFF<br>10000             | Data<br>Control Byte |

 $\begin{array}{ccccc} Architecture \ Byte \ (10000H) \\ D_7 & D_0 \\ C_7 \ C_6 \ C_5 \ C_4 \ C_3 \ C_2 \ C_1 \ C_0 \end{array}$ 



# **Ordering Information**<sup>[8]</sup>

| Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type                                      | Operating<br>Range |
|---------------|---------------|-----------------|---------------------------------------------------|--------------------|
| 45            | CY7C287-45JC  | J65             | 32-Lead Plastic Leaded Chip Carrier               | Commercial         |
|               | CY7C287-45PC  | P21             | 28-Lead (300-Mil) Molded DIP                      |                    |
|               | CY7C287-45WC  | W22             | 28-Lead (300-Mil) Windowed CerDIP                 | 1                  |
| 55            | CY7C287-55JC  | J65             | 32-Lead Plastic Leaded Chip Carrier               | Commercial         |
|               | CY7C287-55PC  | P21             | 28-Lead (300-Mil) Molded DIP                      | 1                  |
|               | CY7C287-55WC  | W22             | 28-Lead (300-Mil) Windowed CerDIP                 | 1                  |
|               | CY7C287-55DMB | D22             | 28-Lead (300-Mil) CerDIP                          | Military           |
|               | CY7C287-55LMB | L55             | 32-Pin Rectangular Leadless Chip Carrier          | 1                  |
|               | CY7C287-55QMB | Q55             | 32-Pin Windowed Rectangular Leadless Chip Carrier |                    |
|               | CY7C287-55WMB | W22             | 28-Lead (300-Mil) Windowed CerDIP                 |                    |
| 65            | CY7C287-65JC  | J65             | 32-Lead Plastic Leaded Chip Carrier               | Commercial         |
|               | CY7C287-65PC  | P21             | 28-Lead (300-Mil) Molded DIP                      | 1                  |
|               | CY7C287-65WC  | W22             | 28-Lead (300-Mil) Windowed CerDIP                 | 1                  |
|               | CY7C287-65DMB | D22             | 28-Lead (300-Mil) CerDIP                          | Military           |
|               | CY7C287-65LMB | L55             | 32-Pin Rectangular Leadless Chip Carrier          |                    |
|               | CY7C287-65QMB | Q55             | 32-Pin Windowed Rectangular Leadless Chip Carrier |                    |
|               | CY7C287-65WMB | W22             | 28-Lead (300-Mil) Windowed CerDIP                 |                    |

# **MILITARY SPECIFICATIONS Group A Subgroup Testing**

# **DC** Characteristics

| Parameter   | Subgroups |
|-------------|-----------|
| $V_{OH}$    | 1, 2, 3   |
| $V_{ m OL}$ | 1, 2, 3   |
| $V_{ m IH}$ | 1, 2, 3   |
| $ m V_{IL}$ | 1, 2, 3   |
| $I_{IX}$    | 1, 2, 3   |
| $I_{OZ}$    | 1, 2, 3   |
| $I_{CC}$    | 1, 2, 3   |

# **Switching Characteristics**

| Parameter       | Subgroups       |
|-----------------|-----------------|
| $t_{SA}$        | 7, 8, 9, 10, 11 |
| t <sub>HA</sub> | 7, 8, 9, 10, 11 |
| $t_{CO}$        | 7, 8, 9, 10, 11 |
| $t_{DOE}$       | 7, 8, 9, 10, 11 |
| $t_{PWC}$       | 7, 8, 9, 10, 11 |

Document #: 38-00363

Note:
8. Most of these products are available in industrial temperature range.
Contact a Cypress representative for specifications and product availability.



# **Package Diagrams**

# **28-Lead (300-Mil) CerDIP D22** MIL-STD-1835 D-15 Config. A



### 32-Lead Plastic Leaded Chip Carrier J65



# **32-Pin Rectangular Leadless Chip Carrier L55**MIL-STD-1835 C-12



# **32-Pin Windowed Rectangular Leadless Chip Carrier Q55** MIL-STD-1835 C-12





# Package Diagrams (continued)

#### 28-Lead (300-Mil) Molded DIP P21



# **28-Lead (300-Mil) Windowed CerDIP W22** MIL-STD-1835 D-15 Config. A



<sup>©</sup> Cypress Semiconductor Corporation, 1994. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor Corporation product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure of the product may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems applications implies that the manufacturer assumes all risk of such use and in so doing indemnifies Cypress Semiconductor against all damages.