

# 256K x 32 Static RAM Module

#### **Features**

- High-density 8-megabit SRAM module
- 32-bit standard footprint supports densities from 16K x 32 through 1M x 32
- High-speed CMOS SRAMs
  - Access time of 12 ns
- Low active power
  - —5.3W (max.) at 25 ns
- SMD technology
- TTL-compatible inputs and outputs
- Low profile
  - Max. height of 0.58 in.
- Available in ZIP, SIMM, and angled SIMM footprint
- 72-pin SIMM version compatible with 1M x 32 (CYM1851)

#### **Functional Description**

The CYM1841/1841A is a high-performance 8-megabit static RAM module organized as 256K words by 32 bits. This module is constructed from eight 256K x 4 SRAMs in SOJ packages mounted on an epoxy laminate board with pins. Four chip selects  $(\overline{CS}_1, \overline{CS}_2, \overline{CS}_3, \overline{CS}_4)$  are used to independently enable the four bytes. Reading or writing can be executed on individual bytes or any combination of multiple bytes through proper use of selects.

Writing to each byte is accomplished when the appropriate chip select  $(\overline{CS})$  and write enable  $(\overline{WE})$  inputs are both LOW. Data on the input/output pins (I/O) is written into the memory location specified on the address pins  $(A_0$  through  $A_{17})$ .

Reading the device is accomplished by taking the chip select  $(\overline{CS})$  LOW while write enable  $(\overline{WE})$  remains HIGH. Under these

conditions, the contents of the memory location specified on the address pins will appear on the data input/output pins (I/O).

The data input/output pins stay at the highimpedance state when write enable is LOW or the appropriate chip selects are HIGH

Two pins  $(PD_0$  and  $PD_1)$  are used to identify module memory density in applications where alternate versions of the JEDEC-standard modules can be interchanged.

A 72-pin SIMM is offered for compatibility with the 1M x 32 CYM1851. This version is socket upgradable to the CYM1851.





#### **Selection Guide**

|                                   | 1841A-12 | 1841A-15 | 1841-20<br>1841A-20 | 1841-25<br>1841A-25 | 1841-30<br>1841A-30 | 1841-35<br>1841A-35 | 1841-45<br>1841A-45 | 1841-55<br>1841A-55 |
|-----------------------------------|----------|----------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
| Maximum Access Time (ns)          | 12       | 15       | 20                  | 25                  | 30                  | 35                  | 45                  | 55                  |
| Maximum Operating<br>Current (mA) | 1600     | 1600     | 1120                | 960                 | 960                 | 960                 | 960                 | 960                 |
| Maximum Standby<br>Current (mA)   | 480      | 480      | 480                 | 480                 | 480                 | 480                 | 480                 | 480                 |

Shaded area contains preliminary information.

#### Pin Configurations (continued)



## **Maximum Ratings**

| (Above whi   | ich the useful | l life may b | e impaired | . For user g | guidelines, |
|--------------|----------------|--------------|------------|--------------|-------------|
| not tested.) |                | •            | •          | ·            |             |

| Storage Temperature $-55^{\circ}$ C to $+125^{\circ}$ C     |
|-------------------------------------------------------------|
| Ambient Temperature with Power Applied10°C to +85°C         |
| Supply Voltage to Ground Potential $-0.5V$ to $+7.0V$       |
| DC Voltage Applied to Outputs in High Z State 0.5V to +7.0V |
| DC Input Voltage 0.5V to +7.0V                              |

#### **Operating Range**

| Range      | Ambient<br>Temperature           | $ m v_{cc}$   |
|------------|----------------------------------|---------------|
| Commercial | $0^{\circ}$ C to $+70^{\circ}$ C | $5V \pm 10\%$ |



## Electrical Characteristics Over the Operating Range

|                           |                                                    |                                                                                                                                                                                                                                      | 1841A-12<br>1841A-15 |          | 1841-20<br>1841A-20 |          | 1841-25, 30,<br>35, 45, 55<br>1841A-25, 30,<br>35, 45, 55 |          |      |
|---------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|---------------------|----------|-----------------------------------------------------------|----------|------|
| Parameter                 | Description                                        | <b>Test Conditions</b>                                                                                                                                                                                                               | Min.                 | Max.     | Min.                | Max.     | Min.                                                      | Max.     | Unit |
| $V_{OH}$                  | Output HIGH Voltage                                | $V_{CC}$ = Min., $I_{OH}$ = $-4.0$ mA                                                                                                                                                                                                | 2.4                  |          | 2.4                 |          | 2.4                                                       |          | V    |
| $V_{OL}$                  | Output LOW Voltage                                 | $V_{CC} = Min., I_{OL} = 8.0 \text{ mA}$                                                                                                                                                                                             |                      | 0.4      |                     | 0.4      |                                                           | 0.4      | V    |
| $V_{IH}$                  | Input HIGH Voltage                                 |                                                                                                                                                                                                                                      | 2.2                  | $V_{CC}$ | 2.2                 | $V_{CC}$ | 2.2                                                       | $V_{CC}$ | V    |
| $V_{\mathrm{IL}}$         | Input LOW Voltage                                  |                                                                                                                                                                                                                                      | - 0.5                | 0.8      | - 0.5               | 0.8      | - 0.5                                                     | 0.8      | V    |
| $I_{IX}$                  | Input Leakage Current                              | $GND \leq V_I \leq V_{CC}$                                                                                                                                                                                                           | - 16                 | +16      | - 16                | +16      | - 16                                                      | +16      | μΑ   |
| $I_{OZ}$                  | Output Leakage<br>Current                          | $\begin{aligned} &GND \leq V_O \leq V_{CC}, \\ &Output \ Disabled \end{aligned}$                                                                                                                                                     | - 10                 | +10      | - 10                | +10      | -10                                                       | +10      | μΑ   |
| $I_{CC}$                  | V <sub>CC</sub> Operating<br>Supply Current        | $\frac{V_{CC}}{CS} = Max., I_{OUT} = 0 \text{ mA},$<br>$\frac{V_{CC}}{CS} \leq V_{IL}$                                                                                                                                               |                      | 1600     |                     | 1120     |                                                           | 960      | mA   |
| $I_{SB1}$                 | Automatic CS Power-<br>Down Current <sup>[1]</sup> | Max. $V_{CC}$ , $\overline{CS} \ge V_{IH}$ ,<br>Min. Duty Cycle = 100%                                                                                                                                                               |                      | 480      |                     | 480      |                                                           | 480      | mA   |
| I <sub>SB2</sub><br>1841  | Automatic CS Power-<br>Down Current <sup>[1]</sup> | $\begin{array}{l} \text{Max. V}_{\text{CC}}, \overline{\text{CS}} \geq \text{V}_{\text{CC}} - 0.2\text{V}, \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.2\text{V}, \\ \text{or V}_{\text{IN}} \leq 0.2\text{V} \end{array}$ |                      |          |                     | 16       |                                                           | 16       | mA   |
| I <sub>SB2</sub><br>1841A | Automatic CS Power-<br>Down Current <sup>[1]</sup> | $\begin{array}{l} \text{Max. V}_{\text{CC}}, \overline{\text{CS}} \geq \text{V}_{\text{CC}} - 0.2\text{V}, \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.2\text{V}, \\ \text{or V}_{\text{IN}} \leq 0.2\text{V} \end{array}$ |                      | 240      |                     | 120      |                                                           | 120      | mA   |

Shaded area contains preliminary information.

## Capacitance<sup>[2]</sup>

| Parameter | Description                      | Test Conditions                                 | Max.  | Unit |
|-----------|----------------------------------|-------------------------------------------------|-------|------|
| $C_{IN}$  | Input Capacitance <sup>[3]</sup> | $T_A = 25$ °C, $f = 1$ MHz,<br>$V_{CC} = 5.0$ V | 70/20 | pF   |
| $C_{OUT}$ | Output Capacitance               | VCC = 5.0 V                                     | 20    | pF   |

#### Note:

- 1. A pull-up resistor to  $V_{CC}$  on the  $\overline{CS}$  input is required to keep the device deselected during  $V_{CC}$  power-up, otherwise  $I_{SB}$  will exceed values given.
- 2. Tested on a sample basis.
- 3 20 pF on  $\overline{CS}$ , 70 pF all others.

## **AC Test Loads and Waveforms**



Equivalent to: THÉVENIN EQUIVALENT



# Switching Characteristics Over the Operating Range<sup>[4]</sup>

|                   |                                                 | 1841A-12 |      | 1841A-15 |      | 1841-20<br>1841A-20 |      |      | 1-25<br>A-25 | 1841-30<br>1841A-30 |      |      |
|-------------------|-------------------------------------------------|----------|------|----------|------|---------------------|------|------|--------------|---------------------|------|------|
| Parame-<br>ter    | Description                                     | Min.     | Max. | Min.     | Max. | Min.                | Max. | Min. | Max.         | Min.                | Max. | Unit |
| READ CY           | CLE                                             |          |      |          |      |                     |      |      |              |                     |      |      |
| t <sub>RC</sub>   | Read Cycle Time                                 | 12       |      | 15       |      | 20                  |      | 25   |              | 30                  |      | ns   |
| t <sub>AA</sub>   | Address to Data Valid                           |          | 12   |          | 15   |                     | 20   |      | 25           |                     | 30   | ns   |
| t <sub>OHA</sub>  | Output Hold from Address Change                 | 3        |      | 3        |      | 3                   |      | 3    |              | 3                   |      | ns   |
| t <sub>ACS</sub>  | CS LOW to Data Valid                            |          | 12   |          | 15   |                     | 20   |      | 25           |                     | 30   | ns   |
| t <sub>DOE</sub>  | OE LOW to Data Valid                            |          | 7    |          | 8    |                     | 13   |      | 15           |                     | 20   | ns   |
| t <sub>LZOE</sub> | OE LOW to Low Z                                 | 0        |      | 0        |      | 0                   |      | 0    |              | 0                   |      | ns   |
| t <sub>HZOE</sub> | OE HIGH to High Z                               |          | 7    |          | 8    |                     | 15   |      | 15           |                     | 15   | ns   |
| t <sub>LZCS</sub> | CS LOW to Low Z <sup>[5]</sup>                  | 3        |      | 3        |      | 10                  |      | 10   |              | 10                  |      | ns   |
| t <sub>HZCS</sub> | $\overline{\text{CS}}$ HIGH to High $Z^{[5,6]}$ |          | 7    |          | 8    |                     | 20   |      | 20           |                     | 20   | ns   |
| WRITE C           | YCLE <sup>[7]</sup>                             |          |      |          |      |                     |      |      |              |                     |      |      |
| t <sub>WC</sub>   | Write Cycle Time                                | 12       |      | 15       |      | 20                  |      | 25   |              | 30                  |      | ns   |
| t <sub>SCS</sub>  | CS LOW to Write End                             | 9        |      | 10       |      | 15                  |      | 20   |              | 25                  |      | ns   |
| $t_{AW}$          | Address Set-Up to Write<br>End                  | 9        |      | 10       |      | 18                  |      | 20   |              | 25                  |      | ns   |
| t <sub>HA</sub>   | Address Hold from<br>Write End                  | 0        |      | 0        |      | 0                   |      | 0    |              | 0                   |      | ns   |
| $t_{SA}$          | Address Set-Up to Write<br>Start                | 1        |      | 1        |      | 2                   |      | 2    |              | 2                   |      | ns   |
| t <sub>PWE</sub>  | WE Pulse Width                                  | 10       |      | 12       |      | 15                  |      | 20   |              | 25                  |      | ns   |
| $t_{\mathrm{SD}}$ | Data Set-Up to Write<br>End                     | 7        |      | 8        |      | 13                  |      | 15   |              | 15                  |      | ns   |
| t <sub>HD</sub>   | Data Hold from Write<br>End                     | 1        |      | 1        |      | 2                   |      | 2    |              | 2                   |      | ns   |
| t <sub>LZWE</sub> | WE HIGH to Low Z                                | 0        |      | 0        |      | 0                   |      | 0    |              | 0                   |      | ns   |
| t <sub>HZWE</sub> | $\overline{ m WE}$ LOW to High ${ m Z}^{[6]}$   | 0        | 5    | 0        | 7    | 0                   | 15   | 0    | 15           | 0                   | 15   | ns   |

Shaded area contains preliminary information.



## Switching Characteristics Over the Operating Range (continued)<sup>[4]</sup>

|                    |                                                  |      | 1841-35<br>1841A-35<br>1841A-45 |      | 1841-55<br>1841A-55 |      |      |      |  |  |  |  |
|--------------------|--------------------------------------------------|------|---------------------------------|------|---------------------|------|------|------|--|--|--|--|
| Parameter          | Description                                      | Min. | Max.                            | Min. | Max.                | Min. | Max. | Unit |  |  |  |  |
| READ CYC           | READ CYCLE                                       |      |                                 |      |                     |      |      |      |  |  |  |  |
| t <sub>RC</sub>    | Read Cycle Time                                  | 35   |                                 | 45   |                     | 55   |      | ns   |  |  |  |  |
| $t_{AA}$           | Address to Data Valid                            |      | 35                              |      | 45                  |      | 55   | ns   |  |  |  |  |
| t <sub>OHA</sub>   | Data Hold from Address Change                    | 3    |                                 | 3    |                     | 3    |      | ns   |  |  |  |  |
| t <sub>ACS</sub>   | CS LOW to Data Valid                             |      | 35                              |      | 45                  |      | 55   | ns   |  |  |  |  |
| t <sub>DOE</sub>   | OE LOW to Data Valid                             |      | 25                              |      | 30                  |      | 35   | ns   |  |  |  |  |
| t <sub>LZOE</sub>  | OE LOW to Low Z                                  | 0    |                                 | 0    |                     | 0    |      | ns   |  |  |  |  |
| t <sub>HZOE</sub>  | OE LOW to High Z                                 |      | 15                              |      | 15                  |      | 15   | ns   |  |  |  |  |
| t <sub>LZCS</sub>  | CS LOW to Low Z <sup>[5]</sup>                   | 10   |                                 | 10   |                     | 10   |      | ns   |  |  |  |  |
| t <sub>HZCS</sub>  | $\overline{\text{CS}}$ HIGH to High $Z^{[5, 6]}$ |      | 20                              |      | 20                  |      | 20   | ns   |  |  |  |  |
| t <sub>PD</sub>    | CS HIGH to Power-Down                            |      | 35                              |      | 45                  |      | 55   | ns   |  |  |  |  |
| WRITE CY           | CLE <sup>[7]</sup>                               |      |                                 |      |                     |      |      |      |  |  |  |  |
| t <sub>WC</sub>    | Write Cycle Time                                 | 35   |                                 | 45   |                     | 55   |      | ns   |  |  |  |  |
| t <sub>SCS</sub>   | CS LOW to Write End                              | 30   |                                 | 40   |                     | 50   |      | ns   |  |  |  |  |
| $t_{AW}$           | Address Set-Up to Write End                      | 30   |                                 | 40   |                     | 50   |      | ns   |  |  |  |  |
| t <sub>HA</sub>    | Address Hold from Write End                      | 2    |                                 | 2    |                     | 2    |      | ns   |  |  |  |  |
| $t_{SA}$           | Address Set-Up to Write Start                    | 2    |                                 | 2    |                     | 2    |      | ns   |  |  |  |  |
| $t_{\mathrm{PWE}}$ | WE Pulse Width                                   | 30   |                                 | 35   |                     | 45   |      | ns   |  |  |  |  |
| $t_{\mathrm{SD}}$  | Data Set-Up to Write End                         | 20   |                                 | 25   |                     | 35   |      | ns   |  |  |  |  |
| t <sub>HD</sub>    | Data Hold from Write End                         | 2    |                                 | 2    |                     | 2    |      | ns   |  |  |  |  |
| t <sub>LZWE</sub>  | WE HIGH to Low Z                                 | 0    |                                 | 0    |                     | 0    |      | ns   |  |  |  |  |
| t <sub>HZWE</sub>  | $\overline{ m WE}$ LOW to High ${ m Z}^{[6]}$    | 0    | 15                              | 0    | 15                  | 0    | 15   | ns   |  |  |  |  |

#### **Notes:**

- Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance.
   At any given temperature and voltage condition, t<sub>HZCS</sub> is less than
- At any given temperature and voltage condition, t<sub>HZCS</sub> is less than t<sub>LZCS</sub> for any given device. These parameters are guaranteed by design and not 100% tested.
- 6.  $t_{HZCS}$  and  $t_{HZWE}$  are specified with  $C_L = 5 \, pF$  as in part (b) of AC Test Loads and Waveforms. Transition is measured  $\pm 500 \, mV$  from steady-state voltage.
- 7. The internal write time of the memory is defined by the overlap of  $\overline{CS}$  LOW and  $\overline{WE}$  LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input setup and hold timing should be referenced to the rising edge of the signal that terminates the write.



## **Switching Waveforms**

## Read Cycle No. 1<sup>[8, 9]</sup>



Read Cycle No.  $2^{[8, 10]}$ 







- Notes: 8. WE is HIGH for read cycle.
- 9. Device is continuously selected,  $\overline{CS} = V_{IL}$  and  $\overline{OE} = V_{IL}$ .

10. Address valid prior to or coincident with  $\overline{\text{CS}}$  transition LOW.



# Switching Waveforms (continued)

# Write Cycle No. 2 ( $\overline{CS}$ Controlled)[7, 11]



Notes:

11. If CS goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state.

## **Truth Table**

| $\overline{\mathbf{CS}}$ | WE | ŌE | Input/Output | Mode                |
|--------------------------|----|----|--------------|---------------------|
| Н                        | X  | X  | High Z       | Deselect/Power-Down |
| L                        | Н  | L  | Data Out     | Read                |
| L                        | L  | X  | Data In      | Write               |
| L                        | Н  | Н  | High Z       | Deselect            |



# **Ordering Information**

| Speed<br>(ns) | Ordering Code  | Package<br>Name | Package Type                      | Operating<br>Range |
|---------------|----------------|-----------------|-----------------------------------|--------------------|
| 12            | CYM1841APM-12C | PM02            | 64-Pin Plastic SIMM Module        | Commercial         |
|               | CYM1841APN-12C | PN02            | 64-Pin Plastic Angled SIMM Module |                    |
|               | CYM1841APZ-12C | PZ03            | 64-Pin Plastic ZIP Module         |                    |
| 15            | CYM1841APM-15C | PM02            | 64-Pin Plastic SIMM Module        | Commercial         |
|               | CYM1841AP7-15C | PM04            | 72-Pin Plastic SIMM Module        |                    |
|               | CYM1841APN-15C | PN02            | 64-Pin Plastic Angled SIMM Module |                    |
|               | CYM1841APZ-15C | PZ03            | 64-Pin Plastic ZIP Module         |                    |
| 20            | CYM1841PM-20C  | PM02            | 64-Pin Plastic SIMM Module        | Commercial         |
|               | CYM1841P7-20C  | PM04            | 72-Pin Plastic SIMM Module        |                    |
|               | CYM1841PN-20C  | PN02            | 64-Pin Plastic Angled SIMM Module |                    |
|               | CYM1841APM-20C | PM02            | 64-Pin Plastic SIMM Module        |                    |
|               | CYM1841AP7-20C | PM04            | 72-Pin Plastic SIMM Module        |                    |
|               | CYM1841APN-20C | PN02            | 64-Pin Plastic Angled SIMM Module |                    |
|               | CYM1841APZ-20C | PZ03            | 64-Pin Plastic ZIP Module         |                    |
| 25            | CYM1841PM-25C  | PM02            | 64-Pin Plastic SIMM Module        | Commercial         |
|               | CYM1841P7-25C  | PM04            | 72-Pin Plastic SIMM Module        |                    |
|               | CYM1841PN-25C  | PN02            | 64-Pin Plastic Angled SIMM Module |                    |
|               | CYM1841APM-25C | PM02            | 64-Pin Plastic SIMM Module        |                    |
|               | CYM1841AP7-25C | PM04            | 72-Pin Plastic SIMM Module        |                    |
|               | CYM1841APN-25C | PN02            | 64-Pin Plastic Angled SIMM Module |                    |
|               | CYM1841APZ-25C | PZ03            | 64-Pin Plastic ZIP Module         |                    |
| 30            | CYM1841PM-30C  | PM02            | 64-Pin Plastic SIMM Module        | Commercial         |
|               | CYM1841P7-30C  | PM04            | 72-Pin Plastic SIMM Module        |                    |
|               | CYM1841PN-30C  | PN02            | 64-Pin Plastic Angled SIMM Module |                    |
|               | CYM1841APM-30C | PM02            | 64-Pin Plastic SIMM Module        |                    |
|               | CYM1841AP7-30C | PM04            | 72-Pin Plastic SIMM Module        |                    |
|               | CYM1841APN-30C | PN02            | 64-Pin Plastic Angled SIMM Module |                    |
|               | CYM1841APZ-30C | PZ03            | 64-Pin Plastic ZIP Module         |                    |
| 35            | CYM1841PM-35C  | PM02            | 64-Pin Plastic SIMM Module        | Commercial         |
|               | CYM1841P7-35C  | PM04            | 72-Pin Plastic SIMM Module        |                    |
|               | CYM1841PN-35C  | PN02            | 64-Pin Plastic Angled SIMM Module |                    |
|               | CYM1841APM-35C | PM02            | 64-Pin Plastic SIMM Module        |                    |
|               | CYM1841AP7-35C | PM04            | 72-Pin Plastic SIMM Module        |                    |
|               | CYM1841APN-35C | PN02            | 64-Pin Plastic Angled SIMM Module |                    |
|               | CYM1841APZ-35C | PZ03            | 64-Pin Plastic ZIP Module         |                    |



# **Ordering Information** (continued)

| Speed (ns) | Ordering Code                                   | Package<br>Name | Package Type                      | Operating<br>Range |
|------------|-------------------------------------------------|-----------------|-----------------------------------|--------------------|
| 45         | CYM1841PM – 45C PM02 64-Pin Plastic SIMM Module |                 | 64-Pin Plastic SIMM Module        | Commercial         |
|            | CYM1841P7-45C                                   | PM04            | 72-Pin Plastic SIMM Module        | 1                  |
|            | CYM1841PN-45C                                   | PN02            | 64-Pin Plastic Angled SIMM Module | ]                  |
|            | CYM1841APM-45C                                  | PM02            | 64-Pin Plastic SIMM Module        | 1                  |
|            | CYM1841AP7-45C                                  | PM04            | 72-Pin Plastic SIMM Module        | ]                  |
|            | CYM1841APN-45C                                  | PN02            | 64-Pin Plastic Angled SIMM Module | 1                  |
|            | CYM1841APZ-45C                                  | PZ03            | 64-Pin Plastic ZIP Module         | 1 1                |
| 55         | CYM1841PM-55C                                   | PM02            | 64-Pin Plastic SIMM Module        | Commercial         |
|            | CYM1841P7-55C                                   | PM04            | 72-Pin Plastic SIMM Module        | ]                  |
|            | CYM1841PN-55C                                   | PN02            | 64-Pin Plastic Angled SIMM Module | ]                  |
|            | CYM1841APM-55C                                  | PM02            | 64-Pin Plastic SIMM Module        | ]                  |
|            | CYM1841AP7-55C                                  | PM04            | 72-Pin Plastic SIMM Module        | ]                  |
|            | CYM1841APN-55C                                  | PN02            | 64-Pin Plastic Angled SIMM Module | ]                  |
|            | CYM1841APZ-55C                                  | PZ03            | 64-Pin Plastic ZIP Module         |                    |

Document #: 38-M-00031-D



## **Package Diagrams**



#### 72-Pin Plastic SIMM Module PM04





## Package Diagrams (continued)

#### 64-Pin Plastic Angled SIMM Module PN02



#### 64-Pin Plastic ZIP Module PZ03



© Cypress Semiconductor Corporation, 1992. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor Corporation product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure of the product may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems applications implies that the manufacturer assumes all risk of such use and in so doing indemnifies Cypress Semiconductor against all damages.