

# 128K/256K Cache Module for the Intel<sup>™</sup> 82420EX PCIset

#### **Features**

- 128 Kbyte (CYM7424) or 256 Kbyte (CYM7425) secondary cache module organized as 32K by 32 or 64K by 32
- Ideal for Intel 486-based systems with the 82420EX PCIset
- Supports 486 CPUs running at clock speeds up to 50 MHz
- Constructed using cost-effective CMOS asynchronous SRAMs
- On-board decoupling capacitors offer improved noise immunity
- 112-position Burndy connector, part # CELP2X56SC3Z48

- 5V (±5%) power supply
- TTL-compatible inputs/outputs Functional Description

These modules are designed specially to function as the secondary cache in Intel 486-based systems with the 82420EX (Aries) PCIset. Each module contains either one or two banks of 32-bit wide data SRAMs, a 9-bit wide tag, address latch, and byte write logic. Asynchronous CMOS SRAMs are used to provide a high-performance, low-cost, and low-power solution for CPU speeds up to 50 MHz. Multiple ground pins and on-board de-

coupling capacitors ensure maximum protection from noise.

Each module interfaces with the rest of the system via a 112-pin Burndy connector. All components on the cache module are surface mounted on a multi-layer epoxy laminate (FR-4) substrate. The package dimensions are 3.145 " x 0.380" x 1.105". All inputs and outputs of the CYM7424 and CYM7425 cache modules are TTL compatible and operate from a single 5V power supply. The contact pins are plated with 100 micro-inches of nickel covered by 10 micro-inches of gold flash.



## **Selection Guide**

|                     | CYM7424-20 | CYM7425-20 |
|---------------------|------------|------------|
| Cache Size (KB)     | 128        | 256        |
| Data SRAM (ns)      | 20         | 20         |
| Tag/Valid SRAM (ns) | 15         | 15         |

Intel 82420EX PCIset is a trademark of Intel Corporation.







#### **Pin Configuration**

#### **Dual Read-out SIMM Top View** 1 GND 2 D1 3 D3 4 D D5 5 D D7 6 D VCC 7 D NC GND □ 57 58 D<sub>0</sub> | 57 D<sub>0</sub> | 58 D<sub>2</sub> | 59 D<sub>4</sub> | 60 D<sub>6</sub> | 61 V<sub>CC</sub> | 62 NC 8 D<sub>9</sub> 9 D<sub>11</sub> 10 D<sub>13</sub> 11 GND 12 D<sub>15</sub> 13 D<sub>17</sub> 14 D<sub>19</sub> 15 D<sub>21</sub> D<sub>20</sub> | 71 16 V<sub>CC</sub> 17 D<sub>23</sub> 18 NC D<sub>24</sub> | 75 19 D<sub>25</sub> 20 D<sub>27</sub> 21 GND 22 D<sub>29</sub> $D_{26} \square 76$ GND $\square 77$ 23 D<sub>31</sub> D<sub>30</sub> □ 79 NC ☐ 80 24 \ NC CI3O2 | 81 25 CI3E 26 V<sub>CC</sub> 27 A<sub>5</sub> 28 A<sub>7</sub> A<sub>6</sub> □ 84 29 \ A<sub>9</sub> A<sub>8</sub> ☐ 85 A<sub>10</sub> □ 86 30 A<sub>11</sub> 31 A<sub>13</sub> 32 A<sub>15</sub> 33 A<sub>17</sub> 34 NC 35 GND 36 NC 37 ☐ TAG<sub>1</sub> 41 ☐ TAG<sub>7</sub> 42 ☐ TAG<sub>8</sub> CWE<sub>0</sub> □ 99 43 CWE<sub>1</sub> (CYM7425 only) 44 COE<sub>1</sub> (CYM7425 only) 45 V<sub>CC</sub> COE<sub>0</sub> 100 V<sub>CC</sub> □ 101 46 GND 47 BE<sub>1</sub> 48 BE<sub>3</sub> 49 ADS GND □ 102 BE<sub>0</sub> C 103 104 EADS | 105 V<sub>CC</sub> [ W/R [ 50 V<sub>CC</sub> 51 NC 52 TCS 106 107 TWE 108 PD<sub>0</sub> [ PD<sub>2</sub> [ NC [ 53 PD<sub>1</sub> 54 NC 55 NC 56 GND 109 110 111 CYM7424-3 GND [ 112



# **Pin Descriptions**

| Name                                                  | Description                   |  |  |
|-------------------------------------------------------|-------------------------------|--|--|
| $A_4 - A_{18}$                                        | Cache Address Inputs          |  |  |
| CI3O2, CI3E                                           | Cache Index Address Inputs    |  |  |
| $D_0-D_{31}$                                          | Cache Data Input/Outputs      |  |  |
| $\overline{\mathrm{BE}}_0 - \overline{\mathrm{BE}}_3$ | Byte Enable Inputs            |  |  |
| <del>CWE</del> <sub>0</sub>                           | Bank 0 Write Enable Input     |  |  |
| <del>CWE</del> <sub>1</sub>                           | Bank 1 Write Enable Input     |  |  |
| $\overline{\text{COE}}_0$                             | Bank 0 Output Enable          |  |  |
| <del>COE</del> <sub>1</sub>                           | Bank 1 Output Enable          |  |  |
| $W/\overline{R}$                                      | Write/Read Input              |  |  |
| ADS                                                   | CPU Address Strobe Input      |  |  |
| EADS                                                  | External Address Strobe Input |  |  |
| $TAG_0-TAG_8$                                         | Tag Data Input/Output         |  |  |
| TWE                                                   | Tag Write Input               |  |  |
| TCE                                                   | Tag Chip Enable Input         |  |  |
| PD <sub>0</sub> -PD <sub>2</sub>                      | Presence Detect Pins          |  |  |
| NC                                                    | No Connection                 |  |  |

## **Presence Detect Table**

|         | PD <sub>2</sub> | PD <sub>1</sub> | $PD_0$   |
|---------|-----------------|-----------------|----------|
| CYM7424 | NC              | $V_{CC}$        | NC       |
| CYM7425 | NC              | NC              | $V_{CC}$ |

## **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| DC Input Voltage                  | -0.5V to | +7.0V |
|-----------------------------------|----------|-------|
| Output Current into Outputs (LOW) |          | 20 mA |

## **Operating Range**

| Range      | Ambient<br>Temperature | $ m v_{cc}$  |  |
|------------|------------------------|--------------|--|
| Commercial | 0°C to +70°C           | $5V \pm 5\%$ |  |



# Electrical Characteristics Over the Operating Range

|                    |                                                          |                                                                                                                                                                                                               | CYM7424<br>CYM7425 |                      |      |
|--------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|------|
| Parameter          | Description                                              | Test Conditions                                                                                                                                                                                               | Min.               | Max.                 | Unit |
| $V_{\mathrm{OH}}$  | Output HIGH Voltage                                      | $V_{CC} = Min., I_{OH} = 4 \text{ mA}$                                                                                                                                                                        | 2.4                |                      | V    |
| $V_{OL}$           | Output LOW Voltage                                       | $V_{CC} = Min., I_{OL} = 8 \text{ mA}$                                                                                                                                                                        |                    | 0.4                  | V    |
| $V_{\mathrm{IH}}$  | Input HIGH Voltage                                       |                                                                                                                                                                                                               | 2.2                | V <sub>CC</sub> +0.3 | V    |
| $V_{\mathrm{IL}}$  | Input LOW Voltage                                        |                                                                                                                                                                                                               | -0.5               | 0.8                  | V    |
| $I_{CC}$           | V <sub>CC</sub> Operating Supply Current (CYM7424 only.) | $V_{CC} = Max., I_{OUT} = 0 \text{ mA}$                                                                                                                                                                       |                    | 1250                 | mA   |
| $I_{CC}$           | V <sub>CC</sub> Operating Supply Current (CYM7425 only.) | $V_{CC} = Max., I_{OUT} = 0 \text{ mA}$                                                                                                                                                                       |                    | 1850                 | mA   |
| $I_{\mathrm{SB1}}$ | Automatic CS Power-Down Current (CYM7424)                | $\begin{array}{c} \text{Max. V}_{CC}, \text{CS} \geq \text{V}_{IH}, \text{f=fmax} \\ \text{V}_{IN} \geq \text{V}_{IH} \text{ or } \text{V}_{IN} \leq \text{V}_{IL} \end{array}$                               |                    | 550                  | mA   |
| $I_{\mathrm{SB2}}$ | Automatic CS Power-Down Current (CYM7425)                | $\begin{array}{c} \text{Max. V}_{\text{CC}}, \text{CS} \geq \text{V}_{\text{IH}}, \text{f=0} \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.3 \text{V or V}_{\text{IN}} \leq 0.3 \text{V} \end{array}$ |                    | 360                  | mA   |
| $I_{\mathrm{SB1}}$ | Automatic CS Power-Down Current                          | $\begin{array}{l} \text{Max. V}_{CC}, \text{CS} \geq \text{V}_{IH}, \text{f=fmax} \\ \text{V}_{IN} \geq \text{V}_{IH} \text{ or } \text{V}_{IN} \leq \text{V}_{IL} \end{array}$                               |                    | 800                  | mA   |
| $I_{\mathrm{SB2}}$ | Automatic CS Power-Down Current                          | $\begin{array}{l} \text{Max. V}_{\text{CC}}, \text{CS} \geq \text{V}_{\text{IH}}, \text{f=0} \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.3 \text{V or V}_{\text{IN}} \leq 0.3 \text{V} \end{array}$ |                    | 420                  | mA   |

# **Ordering Information**

| Cache Memory<br>Size | Ordering Code | Package<br>Name | Package Type              | Operating<br>Range |
|----------------------|---------------|-----------------|---------------------------|--------------------|
| 128 Kbyte            | CYM7424PB-20C | PM11            | 112-Pin Dual-Readout SIMM | Commercial         |
| 256 Kbyte            | CYM7425PB-20C | PM12            | 112-Pin Dual-Readout SIMM | Commercial         |

Document #: 38-M-00067



## **Package Diagram**

#### 112-Pin Dual-Readout SIMM PM11



#### 112-Pin Dual-Readout SIMM PM12



<sup>©</sup> Cypress Semiconductor Corporation, 1994. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor Corporation product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure of the product may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems applications implies that the manufacturer assumes all risk of such use and in so doing indemnifies Cypress Semiconductor against all damages.