

# CYM74A550, CYM74A551 PRELIMINARY CYM74S550, CYM74S551

# OPTi Viper™ Chip Set Level II Cache Module Family

#### **Features**

- Pin-compatible secondary cache module family
- Asynchronous (CYM74A550, CYM74A551) or synchronous (CYM74S550, CYM74S551) modules with presence and configuration detect pins
- **Ideal for Intel P54C-based systems** with the OPTi Viper™ chipset
- Operates at 50, 60, and 66 MHz
- Uses cost-effective CMOS asynchronous SRAMs or high-performance synchronous SRAMs
- 160-position Burndy DIMM CELP2X80SC3Z48 connector
- 3.3V inputs/outputs

# **Functional Description**

This family of secondary cache modules is designed for Intel P54C systems with the OPTi Viper chip set.

CYM74A550 and CYM74A551 are lowcost asynchronous cache modules that provide 256-Kbytes and 512-Kbytes of cache respectively. These modules offer 3-2-2-2 performance at CPU bus speeds up to 66 MHz.

The CYM74S550 and CYM74S551 are high performance synchronous cache modules that provide 256-Kbytes and 512-Kbytes of cache respectively. These modules support 3-1-1-1 performance at 66 All of these modules include storage for 8 bits of tag and one dirty bit.

Multiple ground pins and on-board decoupling capacitors ensure high performance with maximum noise immunity.

All components on the cache modules are surface mounted on a multi-layer epoxy laminate (FR-4) substrate. All inputs and outputs of this family of modules are (3.3V) TTL compatible. Provisions are made on-board to support both mixedmode (5V/3.3V) and 3.3V-only SRAMs. The contact pins are plated with 100 micro-inches of nickel covered by 10 micro-inches of gold flash.



Intel is a trademark of Intel Corporation. Viper is a trademark of OPTi.





## **Selection Guide**

|                      | Asynchronous Cache Modules |           |           |           |           |           |
|----------------------|----------------------------|-----------|-----------|-----------|-----------|-----------|
| Part Number          | 74A550-50                  | 74A550-60 | 74A550-66 | 74A551-50 | 74A551-60 | 74A551-66 |
| Cache Size           | 256 KB                     |           |           | 512 KB    |           |           |
| System Clock (MHz)   | 50                         | 60        | 66        | 50        | 60        | 66        |
| Data t <sub>AA</sub> | 25 ns                      | 15 ns     | 15 ns     | 25 ns     | 15 ns     | 15 ns     |
| Tag t <sub>AA</sub>  | 20 ns                      | 15 ns     | 12 ns     | 20 ns     | 15 ns     | 12 ns     |

|                       | Synchronous Cache Modules |           |           |           |           |           |
|-----------------------|---------------------------|-----------|-----------|-----------|-----------|-----------|
| Part Number           | 74S550-50                 | 74S550-60 | 74S550-66 | 74S551-50 | 74S551-60 | 74S551-66 |
| Cache Size            | 256 KB                    |           |           | 512 KB    |           |           |
| System Clock<br>(MHz) | 50                        | 60        | 66        | 50        | 60        | 66        |
| Data t <sub>CDV</sub> | 12 ns                     | 9 ns      | 9 ns      | 12 ns     | 9 ns      | 9 ns      |
| Tag t <sub>AA</sub>   | 20 ns                     | 15 ns     | 12 ns     | 20 ns     | 15 ns     | 12 ns     |



### **Pin Configuration**

# Dual Read-Out SIMM (DIMM)





# CYM74A550, CYM74A551 PRELIMINARY CYM74S550, CYM74S551

# **Pin Definitions**

| Common Signals                                    | Description                                                                                                                                                    |  |  |  |
|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| $V_{CC}$                                          | 5V Supply                                                                                                                                                      |  |  |  |
| V <sub>CCQ</sub>                                  | 3.3V Supply                                                                                                                                                    |  |  |  |
| GND                                               | Ground                                                                                                                                                         |  |  |  |
| A <sub>18</sub> -A <sub>5</sub>                   | Addresses from processor                                                                                                                                       |  |  |  |
| $D_{63}-D_{0}$                                    | 64-bit Data bus from processor                                                                                                                                 |  |  |  |
| ECDOE                                             | Even bank output enable input                                                                                                                                  |  |  |  |
| TAG <sub>7</sub> -TAG <sub>0</sub>                | 8-bit Tag RAM bidirectional bus                                                                                                                                |  |  |  |
| TAGWE                                             | Tag RAM write enable input                                                                                                                                     |  |  |  |
| DIRTYI                                            | 1-bit Dirty RAM input                                                                                                                                          |  |  |  |
| DIRTYO                                            | 1-bit Dirty RAM output                                                                                                                                         |  |  |  |
| DIRTYWE                                           | Dirty RAM write enable input                                                                                                                                   |  |  |  |
| PD <sub>3</sub> -PD <sub>0</sub>                  | Presence Detect pins                                                                                                                                           |  |  |  |
| NC                                                | Signal not connected on module.                                                                                                                                |  |  |  |
| CYM74A55X Only Signals                            | Description                                                                                                                                                    |  |  |  |
| HACALE                                            | Address Latch Enable input to transparent address latches                                                                                                      |  |  |  |
| OCA <sub>4</sub>                                  | Address bit A <sub>3</sub> in single bank async cache module (CYM74A550)<br>Address bit A <sub>4</sub> of odd bank in two bank async cache module (CYM74A551)  |  |  |  |
| ECA <sub>4</sub>                                  | Address bit A <sub>4</sub> in single bank async cache module (CYM74A550)<br>Address bit A <sub>4</sub> of even bank in two bank async cache module (CYM74A551) |  |  |  |
| $\overline{\text{CS}}_7 - \overline{\text{CS}}_0$ | Data RAM Chip Select inputs                                                                                                                                    |  |  |  |
| ECAWE                                             | Even bank write enable input                                                                                                                                   |  |  |  |
| OCAWE                                             | Odd bank write enable input (CYM74A551 only)                                                                                                                   |  |  |  |
| CYM74S55X Only Signals                            | Description                                                                                                                                                    |  |  |  |
| CLK                                               | Clock input                                                                                                                                                    |  |  |  |
| $A_4 - A_3$                                       | Lower order address bits from processor                                                                                                                        |  |  |  |
| ADSC                                              | Cache Controller Address Strobe input                                                                                                                          |  |  |  |
| ADV                                               | Burst Address Advance input                                                                                                                                    |  |  |  |
| SYNCS <sub>0</sub>                                | Even bank synchronous burst RAM chip select input                                                                                                              |  |  |  |
| SYNCS <sub>1</sub>                                | Odd bank synchronous burst RAM chip select input (not used)                                                                                                    |  |  |  |
| $\overline{\text{WE}}_7 - \overline{\text{WE}}_0$ | Write enable inputs to Data RAMs                                                                                                                               |  |  |  |



# CYM74A550, CYM74A551 PRELIMINARY CYM74S550, CYM74S551

# Maximum Ratings (Above which the useful life

| DC Input Voltage0.5V to +         | +4.6V |
|-----------------------------------|-------|
| Output Current into Outputs (LOW) | 20 mA |

# **Operating Range**

| Range      | Ambient<br>Temperature           | $ m v_{cc}$                    |
|------------|----------------------------------|--------------------------------|
| Commercial | $0^{\circ}$ C to $+70^{\circ}$ C | $5V \pm 5\%$<br>$3.3V \pm 5\%$ |

# Electrical Characteristics Over the Operating Range

| Parameter                | Description                              | Test Condition                                                | Min. | Max.            | Unit |
|--------------------------|------------------------------------------|---------------------------------------------------------------|------|-----------------|------|
| $V_{\mathrm{IH}}$        | Input HIGH Voltage                       |                                                               | 2.2  | $V_{CCQ} + 0.3$ | V    |
| $V_{\mathrm{IL}}$        | Input LOW Voltage                        |                                                               | -0.3 | 0.8             | V    |
| V <sub>OH</sub>          | Output HIGH Voltage                      | $V_{CC}$ =Min. $I_{OH} = -4 \text{ mA}$                       | 2.4  |                 | V    |
| $V_{OL}$                 | Output LOW Voltage                       | $V_{CC}$ =Min. $I_{OL} = 8 \text{ mA}$                        |      | 0.4             | V    |
| I <sub>CC (74A550)</sub> | V <sub>CC</sub> Operating Supply Current | $V_{CC}$ =Max., $I_{OUT}$ =0 mA, $f$ = $f_{MAX}$ =1/ $t_{RC}$ |      | 1500            | mA   |
| I <sub>CC (74A551)</sub> | V <sub>CC</sub> Operating Supply Current | $V_{CC}$ =Max., $I_{OUT}$ =0 mA, $f$ = $f_{MAX}$ =1/ $t_{RC}$ |      | 2700            | mA   |
| I <sub>CC (74S550)</sub> | V <sub>CC</sub> Operating Supply Current | $V_{CC}$ =Max., $I_{OUT}$ =0 mA, $f$ = $f_{MAX}$ =1/ $t_{RC}$ |      | 1500            | mA   |
| I <sub>CC (74S551)</sub> | V <sub>CC</sub> Operating Supply Current | $V_{CC}$ =Max., $I_{OUT}$ =0 mA, $f$ = $f_{MAX}$ =1/ $t_{RC}$ |      | 1500            | mA   |

# **Ordering Information**

| Speed<br>(MHz) | Ordering Code   | Package<br>Name | Package Type                   | Description  | Operating<br>Range |
|----------------|-----------------|-----------------|--------------------------------|--------------|--------------------|
| 50             | CYM74A550PM-50C | PM31            | 160-Pin Dual-Readout SIMM      | Async 256 KB | Commercial         |
|                | CYM74A551PM-50C | PM32            |                                | Async 512 KB |                    |
|                | CYM74S550PM-50C | PM33            | 100-Fili Duai-Readout Stivilvi | Sync 256 KB  |                    |
|                | CYM74S551PM-50C | PM33            | 1                              | Sync 512 KB  |                    |
| 60             | CYM74A550PM-60C | PM31            | 160-Pin Dual-Readout SIMM      | Async 256 KB | Commercial         |
|                | CYM74A551PM-60C | PM32            |                                | Async 512 KB |                    |
|                | CYM74S550PM-60C | PM33            |                                | Sync 256 KB  |                    |
|                | CYM74S551PM-60C | PM33            |                                | Sync 512 KB  |                    |
|                | CYM74A550PM-66C | PM31            | 160-Pin Dual-Readout SIMM      | Async 256 KB |                    |
| 66             | CYM74A551PM-66C | PM32            |                                | Async 512 KB | Commercial         |
|                | CYM74S550PM-66C | PM33            |                                | Sync 256 KB  | Commercial         |
|                | CYM74S551PM-66C | PM33            |                                | Sync 512 KB  |                    |

Document #: 38-M-00076



# **Package Diagrams**

#### 160-Pin Dual Readout SIMM PM31



### 160-Pin Dual Readout SIMM PM32





# Package Diagrams (continued)

#### 160-Pin Dual Readout SIMM PM33



<sup>©</sup> Cypress Semiconductor Corporation, 1994. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor Corporation product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure of the product may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems applications implies that the manufacturer assumes all risk of such use and in so doing indemnifies Cypress Semiconductor against all damages.