

# 128K/256K Cache Module Family for the OPTi 802GP Chip Set

### **Features**

- 128 Kbyte (CYM9244 & CYM9246), 256 Kbyte (CYM9245 & CYM9247), secondary cache modules
- Ideal for Intel<sup>™</sup> 486 systems with the **OPTi 802GP chip-set**
- Zero-wait-state operations at 33 MHz
- Constructed using cost-effective CMOS asynchronous SRAMs
- On-board decoupling capacitors offer improved noise immunity
- 112-position Burndy connector, part # CELP2X56SC3Z48
- 5V (±5%) power supply

### • TTL-compatible inputs/outputs **Functional Description**

These modules are designed to function as the secondary cache in Intel 486-based systems with the OPTi 802GP chip-set. Each module contains either one or two banks of 32-bit wide data SRAMs, an 8-bit wide tag RAM, and a single-bit dirty RAM with separate I/O (CYM9246 and CYM9247 only). The addresses for the data SRAMs are buffered by an on-board latch. Asynchronous CMOS SRAMs are used to provide a low-cost, low-power, and zero-wait-state solution for CPU speeds up to 33 MHz. Multiple ground pins and on-board decoupling capacitors ensure maximum protection from noise.

Each module interfaces with the rest of the system via a 112-pin Burndy connector. All components on the cache module are surface mounted on a multi-layer epoxy laminate (FR-4) board. The package dimensions are 3.15" x 0.365" x 1.1". All inputs and outputs of the CYM9244, CYM9245, CYM9246, and CYM9247 cache modules are TTL compatible and operate from a single 5V power supply. The contact pins are plated with 100 micro-inches of nickel covered by 10 micro-inches of gold flash.



### **Selection Guide**

|                     | CYM9244PB-20C | CYM9245PB-20C | CYM9246PB-20C | CYM9247PB-20C |
|---------------------|---------------|---------------|---------------|---------------|
| Cache Size (KB)     | 128           | 256           | 128           | 256           |
| Data SRAM (ns)      | 20            | 20            | 20            | 20            |
| Dirty SRAM (ns)     |               |               | 20            | 20            |
| Tag/Valid SRAM (ns) | 15            | 15            | 15            | 15            |

Intel is a trademark of Intel Corporation.

CA 95134



### **Pin Configuration**





# Maximum Ratings

| (Above which the useful life may be impaired. For user guidelines, not tested.) |
|---------------------------------------------------------------------------------|
| Storage Temperature $-55^{\circ}$ C to $+125^{\circ}$ C                         |
| Ambient Temperature with Power Applied $-0^{\circ}$ C to $+70^{\circ}$ C        |
| Supply Voltage to Ground Potential0.5V to +7.0V                                 |
| DC Voltage Applied to Outputs in High Z State0.5V to +7.0V                      |

| DC Input Voltage0.5V              | to +7.0V |
|-----------------------------------|----------|
| Output Current into Outputs (LOW) | 20 mA    |

# **Operating Range**

| Range      | Ambient<br>Temperature | $ m v_{cc}$ |
|------------|------------------------|-------------|
| Commercial | 0°C to +70°C           | 5V ± 5%     |

## Electrical Characteristics Over the Operating Range

|                   |                                                    |                                                                           | CYM9244, CYM9245,<br>CYM9246, CYM9247 |                      |      |
|-------------------|----------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------|----------------------|------|
| Parameter         | Description                                        | Test Conditions                                                           | Min.                                  | Max.                 | Unit |
| $V_{\mathrm{OH}}$ | Output HIGH Voltage                                | V <sub>CC</sub> =Min., I <sub>OH</sub> =-4.0 mA                           | 2.4                                   |                      | V    |
| $V_{ m OL}$       | Output LOW Voltage                                 | V <sub>CC</sub> =Min., I <sub>OL</sub> =8.0 mA                            |                                       | 0.4                  | V    |
| $V_{\mathrm{IH}}$ | Input HIGH Voltage                                 |                                                                           | 2.2                                   | V <sub>CC</sub> +0.3 | V    |
| $V_{\mathrm{IL}}$ | Input LOW Voltage                                  |                                                                           | -0.5                                  | 0.8                  | V    |
| $I_{CC}$          | V <sub>CC</sub> Operating Supply Current (CYM9244) | $V_{CC}$ =Max., $I_{OUT}$ =0 mA,<br>f=f <sub>MAX</sub> =1/t <sub>RC</sub> |                                       | 950                  | mA   |
| $I_{CC}$          | V <sub>CC</sub> Operating Supply Current (CYM9245) | $V_{CC}$ =Max., $I_{OUT}$ =0 mA,<br>f=f <sub>MAX</sub> =1/t <sub>RC</sub> |                                       | 1700                 | mA   |
| $I_{CC}$          | V <sub>CC</sub> Operating Supply Current (CYM9246) | $V_{CC}$ =Max., $I_{OUT}$ =0 mA,<br>f=f <sub>MAX</sub> =1/t <sub>RC</sub> |                                       | 1050                 | mA   |
| $I_{CC}$          | V <sub>CC</sub> Operating Supply Current (CYM9247) | $V_{CC}$ =Max., $I_{OUT}$ =0 mA,<br>f=f <sub>MAX</sub> =1/t <sub>RC</sub> |                                       | 1800                 | mA   |

### **Presence Detect Table**

|         | PD <sub>4</sub> | PD <sub>3</sub> | PD <sub>2</sub> | PD <sub>1</sub> | $PD_0$ |
|---------|-----------------|-----------------|-----------------|-----------------|--------|
| CYM9244 | NC              | NC              | NC              | NC              | GND    |
| CYM9245 | NC              | NC              | NC              | GND             | NC     |
| CYM9246 | GND             | NC              | NC              | NC              | GND    |
| CYM9247 | GND             | NC              | NC              | GND             | NC     |

### **AC Test Loads and Waveforms**









# **Switching Characteristics**

| Parameter          | Description                                                                                  | Min. | Max. | Unit |
|--------------------|----------------------------------------------------------------------------------------------|------|------|------|
| ALE Timing         |                                                                                              |      |      |      |
| $t_{LE}$           | ALE HIGH to Change in Latched Address                                                        | 8.5  |      | ns   |
| t <sub>PD</sub>    | Address Propagation Delay Through FCT373A Latch                                              |      | 5.2  | ns   |
| Data SRAM Read Ti  | ming                                                                                         |      | -    |      |
| $t_{RC}$           | Read Cycle Time <sup>[1]</sup>                                                               | 27   |      | ns   |
| t <sub>AA1</sub>   | Address Access Time (A <sub>4</sub> -A <sub>17</sub> , Latch Transparent)                    |      | 27   | ns   |
| t <sub>AA2</sub>   | Address Access Time (A <sub>2-0</sub> , A <sub>3-0</sub> , A <sub>3-1</sub> , No Latch Path) |      | 22   | ns   |
| t <sub>OHA</sub>   | Output Hold from Address Change <sup>[2]</sup>                                               | 3    |      | ns   |
| $t_{OE}$           | OE[1:0] LOW to Output Valid                                                                  |      | 11   | ns   |
| $t_{CE}$           | CS[7:0] LOW to Data Output Valid                                                             |      | 22   | ns   |
| t <sub>LZOE</sub>  | $\overline{\text{OE}[1:0]}$ LOW to Low $Z^{[2]}$                                             | 0    |      | ns   |
| t <sub>HZOE</sub>  | OE[1:0] HIGH to High Z <sup>[2]</sup>                                                        |      | 11   | ns   |
| t <sub>LZCE</sub>  | $\overline{\text{CS}[7:0]}$ LOW to Low $Z^{[2]}$                                             | 3    |      | ns   |
| t <sub>HZCE</sub>  | $\overline{\text{CS}[7:0]}$ HIGH to High $Z^{[2]}$                                           |      | 11   | ns   |
| $t_{PU}$           | CS[7:0] LOW to Power-Up <sup>[2]</sup>                                                       | 0    |      | ns   |
| t <sub>PD</sub>    | CS[7:0] HIGH to Power-Down <sup>[2]</sup>                                                    |      | 22   | ns   |
| Tag SRAM Read Tim  | ning                                                                                         |      |      |      |
| t <sub>TRC</sub>   | Tag Read Cycle Time <sup>[1]</sup>                                                           | 17   |      | ns   |
| t <sub>TTAA</sub>  | Tag Address Access Time                                                                      |      | 17   | ns   |
| t <sub>TOHA</sub>  | Tag Output Hold from Address Change <sup>[2]</sup>                                           | 3    |      | ns   |
| t <sub>TCS</sub>   | TAGCS LOW to Tag Valid                                                                       |      | 17   | ns   |
| t <sub>TOE</sub>   | TAGOE LOW to Tag Valid                                                                       |      | 9    | ns   |
| t <sub>TLZOE</sub> | TAGOE LOW to Tag Low Z <sup>[2]</sup>                                                        | 0    |      | ns   |
| t <sub>THZOE</sub> | TAGOE HIGH to Tag High Z <sup>[2]</sup>                                                      |      | 10   | ns   |
| t <sub>TLZCE</sub> | TAGCS LOW to Tag Low Z <sup>[2]</sup>                                                        | 3    |      | ns   |
| t <sub>THZCE</sub> | TAGCS HIGH to Tag High Z <sup>[2]</sup>                                                      |      | 10   | ns   |
| $t_{\mathrm{TPU}}$ | TAGCS LOW to Tag RAM Power-Up <sup>[2]</sup>                                                 | 0    |      | ns   |
| Dirty SRAM Read Ti | iming (CYM9246 & CYM 9247)                                                                   |      |      |      |
| t <sub>DRC</sub>   | Dirty Read Cycle Time <sup>[1]</sup>                                                         | 22   |      | ns   |
| $t_{\mathrm{DAA}}$ | Dirty Address Access Time                                                                    |      | 22   | ns   |
| t <sub>DOHA</sub>  | DIRTYO Hold from Address Change <sup>[2]</sup>                                               | 1    |      | ns   |
| t <sub>DCS</sub>   | DIRTYCS LOW to DIRTYO Valid                                                                  |      | 20   | ns   |
| t <sub>DLZCE</sub> | DIRTYCS LOW to DIRTYO Low Z <sup>[2]</sup>                                                   | 5    |      | ns   |
| t <sub>DHZCE</sub> | DIRTYCS HIGH to DIRTYO High Z <sup>[2]</sup>                                                 |      | 10   | ns   |
| $t_{\mathrm{DPU}}$ | DIRTYCS LOW to Dirty RAM Power-Up <sup>[2]</sup>                                             | 0    |      | ns   |
| $t_{\mathrm{DPD}}$ | DIRTYCS HIGH to Dirty RAM Power-Down <sup>[2]</sup>                                          |      | 17   | ns   |



# Switching Characteristics (continued)

| Parameters          | Description                                                                                                            | Min. | Max.                                             | Units |
|---------------------|------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------|-------|
| Data SRAM Write     | Timing                                                                                                                 |      |                                                  |       |
| $t_{ m WC}$         | Write Cycle Time <sup>[1]</sup>                                                                                        | 27   |                                                  | ns    |
| t <sub>SCE</sub>    | CS[7:0] LOW to End of Write <sup>[1]</sup>                                                                             |      | 22                                               | ns    |
| t <sub>AW1</sub>    | Address Set-Up to End of Write (A <sub>4</sub> -A <sub>17</sub> ) <sup>[1]</sup>                                       | 20   |                                                  | ns    |
| t <sub>AW2</sub>    | Address Set-Up to End of Write (A <sub>2-0</sub> , A <sub>3-0</sub> , A <sub>3-1</sub> , No Latch Path) <sup>[1]</sup> | 15   |                                                  | ns    |
| t <sub>HA</sub>     | Address Hold from End of Write [2]                                                                                     | 0    |                                                  | ns    |
| $t_{SA}$            | Address Set-Up to Start of Write [2]                                                                                   | 0    |                                                  | ns    |
| $t_{PWE}$           | WE[1:0] Pulse Width <sup>[1]</sup>                                                                                     | 15   |                                                  | ns    |
| $t_{\mathrm{SD}}$   | Data Set-Up to End of Write <sup>[2]</sup>                                                                             | 12   |                                                  | ns    |
| t <sub>HD</sub>     | Data Hold from End of Write <sup>[2]</sup>                                                                             | 0    |                                                  | ns    |
| $t_{LZWE}$          | $\overline{\mathrm{WE}[1:0]}$ LOW to High $\mathrm{Z}^{[2]}$                                                           |      | 12                                               | ns    |
| t <sub>HZWE</sub>   | $\overline{\text{WE}[1:0]}$ HIGH to Low $Z^{[2]}$                                                                      | 3    |                                                  | ns    |
| Tag SRAM Write T    | iming                                                                                                                  |      |                                                  |       |
| $t_{\rm TWC}$       | Tag Write Cycle Time <sup>[1]</sup>                                                                                    | 17   |                                                  | ns    |
| t <sub>TSCE</sub>   | TAGCS LOW to End of Tag Write <sup>[1]</sup>                                                                           | 10   |                                                  | ns    |
| t <sub>TAW</sub>    | Address Set-Up to End of Tag Write [1]                                                                                 | 10   |                                                  | ns    |
| t <sub>THA</sub>    | Address Hold from End of Tag Write [2]                                                                                 | 0    |                                                  | ns    |
| t <sub>TSA</sub>    | Address Set-Up to Start of Tag Write [2]                                                                               | 0    |                                                  | ns    |
| $t_{\mathrm{TWPE}}$ | TAGWE Pulse Width <sup>[1]</sup>                                                                                       | 10   |                                                  | ns    |
| t <sub>TSD</sub>    | Tag Set-Up to End of Tag Write <sup>[2]</sup>                                                                          | 11   |                                                  | ns    |
| t <sub>THD</sub>    | Tag Hold from End of Tag Write <sup>[2]</sup>                                                                          | 0    |                                                  | ns    |
| t <sub>TLZWE</sub>  | TAGWE LOW to Tag High Z <sup>[2]</sup>                                                                                 |      | 9                                                | ns    |
| t <sub>THZWE</sub>  | TAGWE HIGH to Tag Low Z <sup>[2]</sup>                                                                                 | 3    |                                                  | ns    |
| Dirty SRAM Write    | Timing (CYM9246 & CYM9247)                                                                                             |      | •                                                |       |
| $t_{ m DWC}$        | Dirty Write Cycle Time <sup>[1]</sup>                                                                                  | 27   |                                                  | ns    |
| t <sub>DDW</sub>    | DIRTYI Set-Up to End of Dirty Write [1]                                                                                | 12   |                                                  | ns    |
| $t_{ m DDHW}$       | DIRTYI Hold from End of Dirty Write [1]                                                                                | 0    |                                                  | ns    |
| t <sub>DSCE</sub>   | DIRTYCS LOW to End of Dirty Write <sup>[2]</sup>                                                                       | 12   |                                                  | ns    |
| $t_{\mathrm{DAW}}$  | Address Set-Up to End of Dirty Write [2]                                                                               | 16   |                                                  | ns    |
| $t_{ m DHA}$        | Address Hold from End of Dirty Write [2]                                                                               | 0    |                                                  | ns    |
| t <sub>DSA</sub>    | Address Set-Up to Start of Dirty Write [2]                                                                             | 0    |                                                  | ns    |
| t <sub>DWPE</sub>   | DIRTYWE Pulse Width <sup>[1]</sup>                                                                                     | 12   |                                                  | ns    |
| t <sub>DLZWE</sub>  | DIRTYWE LOW to DIRTYO pulled HIGH <sup>[2]</sup>                                                                       |      | 9                                                | ns    |
| t <sub>DHZWE</sub>  | DIRTYWE HIGH to DIRTYO Low Z <sup>[2]</sup>                                                                            | 5    | <del>                                     </del> | ns    |

Tested initially and after any design or process changes that may affect these parameters.
 Parameters guaranteed by design, not tested.



## **Switching Waveforms**

# **ALE Timing**



### Data Read Cycle No. 1[3, 4]





### Notes

- 3. Device is continuously selected.  $\overline{OE}_{0/1}$ ,  $\overline{CS}_{0-3} = V_{IL}$ .
- 4.  $\overline{WE}_{0/1}$  is HIGH for read cycle.
- 5. Address valid prior to or coincident with  $\overline{CS}_0 \overline{CS}_3$  transition LOW.
- The internal write time of the memory is defined by the overlap of CS LOW and WE LOW. Both signals must be LOW to initiate a write and

either signal can terminate a write by going HIGH. The data input setup and hold timing should be referenced to the rising edge of the signal that terminates the write.



## **Data Write Cycle No. 1** ( $\overline{\text{WE}}$ Controlled)[6, 7, 8]



## Data Write Cycle No. 2 ( $\overline{CS}[0-3]$ Controlled)[16, 17, 8]



8. If  $\overline{CS}_0 - \overline{CS}_3$  goes HIGH simultaneously with  $\overline{WE}$  HIGH, the output remains in a high-impedance state.

Notes: 7. Data I/O is high impedance if  $\overline{OEO}/1 = V_{IH}$ .



### **Data Write Cycle No. 3** ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW)[8, 9]



# Tag Read Cycle No. $\mathbf{1}^{[10, 11]}$



- Notes:

  9. The minimum write cycle time for write cycle #3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.

  10. Device is continuously selected. TAGOE, TAGCS = V<sub>IL</sub>.
- 11. TAGWE is HIGH for read cycle.





Tag Write Cycle No. 1 (TAGWE Controlled)[13, 14, 15]



Tag Write Cycle No. 2 (TAGCS Controlled)[13, 14, 15]



### Notes:

- 12. Address valid prior to, or coincident with TAGCS transition LOW.
- 13. The internal write time of the memory is defined by the overlap of TAGCS LOW and TAGWE LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The
- data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write.
- 14. TAG I/O is high impedance if  $\overline{\text{TAGOE}} = \text{LOW}$ .



# Tag Write Cycle No. 3 ( $\overline{\text{TAGWE}}$ Controlled, $\overline{\text{TAGOE}}$ LOW)[15]



### Dirty Read Cycle No. 1<sup>[16, 17]</sup>







- 15. If TAGCE goes HIGH simultaneously with TAGWE HIGH, the output remains in a high-impedance state.
- 16. DIRTYWE is high for read cycle.

- 17. Device is continuously selected,  $\overline{DIRTYCS} = V_{IL}$ .
  18. Address valid prior to or coincident with  $\overline{DIRTYCS}$  transition LOW.





# Dirty Write Cycle No. 2 ( $\overline{\mbox{DIRTYCS}}$ Controlled) [19, 20]



### Notes

- 19. The internal write time of the memory is defined by the overlap of DIRTYCS LOW and DIRTYWE LOW. Both signals msut be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write.
- 20. If DIRTYCS goes HIGH simultaneously with DIRTYWE HIGH, the output remains in a high-impedance state.





# **Ordering Information**

| Cache Memory<br>Size | Ordering Code | Package<br>Name | Package Type              | Operating<br>Range |
|----------------------|---------------|-----------------|---------------------------|--------------------|
| 128 Kbyte            | CYM9244PB-20C | PB17            | 112-Pin Dual-Readout SIMM | Commercial         |
| 256 Kbyte            | CYM9245PB-20C | PB18            | 112-Pin Dual-Readout SIMM | Commercial         |
| 128 Kbyte            | CYM9246PB-20C | PB17            | 112-Pin Dual-Readout SIMM | Commercial         |
| 256 Kbyte            | CYM9247PB-20C | PB18            | 112-Pin Dual-Readout SIMM | Commercial         |

Document #: 38-M-00072



### **Package Diagrams**

### 112-Pin Dual-Readout SIMM PB17



### 112-Pin Dual-Readout SIMM PB18



<sup>©</sup> Cypress Semiconductor Corporation, 1994. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor Corporation product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure of the product may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems applications implies that the manufacturer assumes all risk of such use and in so doing indemnifies Cypress Semiconductor against all damages.