

# 256K x 8 Static RAM Mod

#### **Features**

- High-density 2-megabit SRAM module
- High-speed CMOS SRAMs
  - Access time of 20 ns
- Low active power -5.3W (max.)
- SMD technology
- Separate data I/O
- 60-pin ZIP package
- TTL-compatible inputs and outputs
- Low profile
  - Max. height of 0.5 in.
- Small PCB footprint
  - 1.14 sq. in.

#### **Functional Description**

The CYM1441 is a very high performance 2-megabit static RAM module organized as 256K words by 8 bits. The module is constructed using eight 256K x 1 static RAMs in SOJ packages mounted onto an epoxy laminate substrate with pins. Two chip selects ( $\overline{CS}_L$  and  $\overline{CS}_U$ ) are used to independently enable the upper and lower 4 bits of the data word.

Writing to the memory module is accomplished when the chip select  $(\overline{CS})$  and write enable (WE) inputs are both LOW. Data on the eight input pins ( $DI_0$  through  $DI_7$ ) is written into the memory location specified on the address pins ( $A_0$  through  $A_{17}$ ). Reading the device is accomplished by taking chip select (CS) LOW while write enable (WE) remains inactive or HIGH. Under these conditions, the contents of the memory location specified on the address pins will appear on the appropriate data output pins ( $DO_0$  through  $DO_7$ ).

The data output pins remain in a highimpedance state unless the module is selected and write enable (WE) is HIGH.

Two pins (PD<sub>0</sub> and PD<sub>1</sub>) are used to identify module memory density in applications where alternate versions of the JE-DEC-standard modules can be interchanged.



#### **Selection Guide**

|                                | 1441-20 | 1441-25 | 1441-35 | 1441-45 |
|--------------------------------|---------|---------|---------|---------|
| Maximum Access Time (ns)       | 20      | 25      | 35      | 45      |
| Maximum Operating Current (mA) | 960     | 960     | 960     | 960     |
| Maximum Standby Current (mA)   | 320     | 320     | 320     | 320     |

Shaded area contains preliminary information.



#### **Maximum Ratings**

(Above which the useful life may be impaired.)

Storage Temperature ......  $-55^{\circ}$ C to  $+125^{\circ}$ C Ambient Temperature with Power Applied .....  $-10^{\circ}$ C to  $+85^{\circ}$ C

Supply Voltage to Ground Potential ..... -0.5V to +7.0V

DC Voltage Applied to Outputs

in High Z State -0.5V to +7.0V DC Input Voltage -0.5V to +7.0V

### Electrical Characteristics Over the Operating Range

| Operating | Range |
|-----------|-------|
|-----------|-------|

| Ambient<br>Range Temperature |              | $ m v_{cc}$ |  |  |
|------------------------------|--------------|-------------|--|--|
| Commercial                   | 0°C to +70°C | 5V ± 10%    |  |  |

| Parameter          | Description                              | Test Conditions                                                                                     | Min. | Max.     | Unit |
|--------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|------|----------|------|
| $V_{\mathrm{OH}}$  | Output HIGH Voltage                      | $V_{CC}$ = Min., $I_{OH}$ = $-4.0 \text{ mA}$                                                       | 2.4  |          | V    |
| $V_{ m OL}$        | Output LOW Voltage                       | $V_{CC}$ = Min., $I_{OL}$ = 12.0 mA                                                                 |      | 0.4      | V    |
| $V_{\mathrm{IH}}$  | Input HIGH Voltage                       |                                                                                                     | 2.2  | $V_{CC}$ | V    |
| $V_{\rm IL}$       | Input LOW Voltage <sup>[1]</sup>         |                                                                                                     | -0.5 | 0.8      | V    |
| $I_{IX}$           | Input Load Current                       | $GND \le V_I \le V_{CC}$                                                                            | -80  | +80      | μΑ   |
| $I_{OZ}$           | Output Leakage Current                   | $GND \leq V_O \leq V_{CC}$ , Output Disabled                                                        | -50  | +50      | μΑ   |
| $I_{CC}$           | V <sub>CC</sub> Operating Supply Current | $V_{CC} = Max., I_{OUT} = 0 \text{ mA}, \overline{CS} \leq V_{IL}$                                  |      | 960      | mA   |
| $I_{SB1}$          | Automatic CS<br>Power-Down Current       | Max. $V_{CC}$ , $\overline{CS} \ge V_{IH}$ ,<br>Min. Duty Cycle = 100%                              |      | 320      | mA   |
| $I_{\mathrm{SB2}}$ | Automatic CS Power-Down Current          | Max. $V_{CC}$ , $\overline{CS} \ge V_{CC} - 0.2V$ , $V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$ |      | 160      | mA   |

### Capacitance<sup>[2]</sup>

| Parameter        | Description        | Test Conditions                                 | Max. | Unit |
|------------------|--------------------|-------------------------------------------------|------|------|
| $C_{IN}$         | Input Capacitance  | $T_A = 25$ °C, $f = 1$ MHz,<br>$V_{CC} = 5.0$ V | 60   | pF   |
| C <sub>OUT</sub> | Output Capacitance | · CC = 3.0 ·                                    | 15   | pF   |

#### **AC Test Loads and Waveforms**



Equivalent to: THÉVENIN EQUIVALENT

OUTPUT O 
$$125\Omega$$
 O 1.9V

#### **Notes:**

- 1.  $V_{IN}$  (min.) = -3.0V for pulse widths less than 20 ns.
- 2. Tested on a sample basis.



### Switching Characteristics Over the Operating Range<sup>[3]</sup>

|                   | 1441-20 1441-25                               |      | 1-25 | 1441-35 |      | 1441-45 |      |      |      |      |
|-------------------|-----------------------------------------------|------|------|---------|------|---------|------|------|------|------|
| Parameter         | Description                                   | Min. | Max. | Min.    | Max. | Min.    | Max. | Min. | Max. | Unit |
| READ CYC          | READ CYCLE                                    |      |      |         |      |         |      |      |      |      |
| t <sub>RC</sub>   | Read Cycle Time                               | 20   |      | 25      |      | 35      |      | 45   |      | ns   |
| t <sub>AA</sub>   | Address to Data Valid                         |      | 20   |         | 25   |         | 35   |      | 45   | ns   |
| t <sub>OHA</sub>  | Data Hold from Address Change                 | 3    |      | 3       |      | 3       |      | 3    |      | ns   |
| t <sub>ACS</sub>  | CS LOW to Data Valid                          |      | 20   |         | 25   |         | 35   |      | 45   | ns   |
| t <sub>LZCS</sub> | CS LOW to Low Z                               | 3    |      | 3       |      | 3       |      | 3    |      | ns   |
| t <sub>HZCS</sub> | $\overline{\text{CS}}$ HIGH to High $Z^{[4]}$ |      | 12   |         | 15   |         | 25   |      | 30   | ns   |
| $t_{\mathrm{PU}}$ | CS LOW to Power-Up                            | 0    |      | 0       |      | 0       |      | 0    |      | ns   |
| t <sub>PD</sub>   | CS HIGH to Power-Down                         |      | 20   |         | 25   |         | 35   |      | 45   | ns   |
| WRITE CY          | CLE <sup>[5]</sup>                            |      | •    | •       |      | •       | •    | •    | •    |      |
| t <sub>WC</sub>   | Write Cycle Time                              | 20   |      | 25      |      | 35      |      | 45   |      | ns   |
| t <sub>SCS</sub>  | CS LOW to Write End                           | 15   |      | 20      |      | 30      |      | 35   |      | ns   |
| t <sub>AW</sub>   | Address Set-Up to Write End                   | 15   |      | 20      |      | 30      |      | 35   |      | ns   |
| t <sub>HA</sub>   | Address Hold from Write End                   | 2    |      | 2       |      | 2       |      | 2    |      | ns   |
| t <sub>SA</sub>   | Address Set-Up to Write Start                 | 0    |      | 0       |      | 0       |      | 2    |      | ns   |
| t <sub>PWE</sub>  | WE Pulse Width                                | 15   |      | 20      |      | 25      |      | 30   |      | ns   |
| t <sub>SD</sub>   | Data Set-Up to Write End                      | 13   |      | 15      |      | 20      |      | 20   |      | ns   |
| t <sub>HD</sub>   | Data Hold from Write End                      | 0    |      | 0       |      | 0       |      | 0    |      | ns   |
| t <sub>LZWE</sub> | WE HIGH to Low Z                              | 3    |      | 3       |      | 3       |      | 3    |      | ns   |
| t <sub>HZWE</sub> | WE LOW to High Z <sup>[4]</sup>               | 0    | 13   | 0       | 15   | 0       | 20   | 0    | 25   | ns   |

Shaded area contains preliminary information.

### **Switching Waveforms**

### Read Cycle No. 1<sup>[6, 7]</sup>



1441-5

#### **Notes:**

- 3. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance.
- t<sub>HZCS</sub> and t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in part (b) of AC Test Loads and Waveforms. Transition is measured ±500 mV from steady state voltage.
- 5. The internal write time of the memory is defined by the overlap of  $\overline{\text{CS}}$  LOW and  $\overline{\text{WE}}$  LOW. Both signals must be LOW to initiate a write and
- either signal can terminate a write by going HIGH. The data input setup and hold timing should be referenced to the rising edge of the signal that terminates the write.
- 6.  $\overline{\text{WE}}$  is HIGH for read cycle.
- 7. Device is continuously selected,  $\overline{CS} = V_{IL}$ .

1441-6



### Switching Waveforms (continued)

#### **Read Cycle No. 2**<sup>[6, 8]</sup> t<sub>RC</sub> CS · - t<sub>ACS</sub> - t<sub>HZCS</sub> - t<sub>LZCS</sub> -HIGH IMPEDANCE HIGH IMPEDANCE DATA VALID DATA OUT · t<sub>PD</sub> $t_{PU}$ ICC $\begin{matrix} V_{CC} \\ \text{SUPPLY} \end{matrix}$ 50% ISB **CURRENT**





#### Notes:

- 8. Address valid prior to or coincident with  $\overline{CS}$  transition LOW.
- 9. If  $\overline{\text{CS}}$  goes HIGH simultaneously with  $\overline{\text{WE}}$  HIGH, the output remains in a high-impedance state.



### **Truth Table**

| CS | WE | Input/Output | Mode                |
|----|----|--------------|---------------------|
| Н  | X  | High Z       | Deselect/Power-Down |
| L  | Н  | Data Out     | Read                |
| L  | L  | Data In      | Write               |

## **Ordering Information**

| Speed | Ordering Code | Package<br>Name | Package Type      | Operating<br>Range |
|-------|---------------|-----------------|-------------------|--------------------|
| 20    | CYM1441PZ-20C | PZ04            | 60-Pin ZIP Module | Commercial         |
| 25    | CYM1441PZ-25C | PZ04            | 60-Pin ZIP Module | Commercial         |
| 35    | CYM1441PZ-35C | PZ04            | 60-Pin ZIP Module | Commercial         |
| 45    | CYM1441PZ-45C | PZ04            | 60-Pin ZIP Module | Commercial         |

Document #: 38-M-00020-B

### **Package Diagrams**

#### 60-Pin ZIP Module PZ04



<sup>©</sup> Cypress Semiconductor Corporation, 1992. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor Corporation product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure of the product may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems applications implies that the manufacturer assumes all risk of such use and in so doing indemnifies Cypress Semiconductor against all damages.