

# 512K x 8 CMOS EPROM

#### **Features**

- CMOS for optimum speed/power
- High speed
  - $-t_{AA} = 70 \text{ ns max.}$
- Low power
  - —140 mW max.
  - Less than 550 μW when deselected
- Byte-wide memory organization
- 100% reprogrammable in the windowed package
- EPROM technology
- Capable of withstanding >2001V static discharge
- Available in
  - -32-pin PLCC
  - -32-pin TSOP-I
  - 32-pin, 600-mil plastic or hermetic DIP
  - 32-pin hermetic LCC

#### **Functional Description**

The CY27C040 is a high-performance, 4-megabit CMOS EPROM organized in 512 Kbytes. It is available in industry-standard 32-pin, 600-mil DIP, 32-pin LCC and PLCC, and 32-pin TSOP-I packages. The CY27C040 is available in windowed and opaque packages. Windowed packages allow the device to be erased with UV light for 100% reprogrammability.

The CY27C040 is equipped with a power-down chip enable  $(\overline{CE})$  input and output enable  $(\overline{OE})$ . When  $\overline{CE}$  is deasserted, the device powers down to a low-power standby mode. The  $\overline{OE}$  pin three-states the outputs without putting the device into standby mode. While  $\overline{CE}$  offers lower power,  $\overline{OE}$  provides a more rapid transition to and from three-stated outputs.

The memory cells utilize proven EPROM floating-gate technology and byte-wide intelligent programming algorithms. The EPROM cell requires only 12.75 V for the supervoltage and low programming current allows for gang programming. The device allows for each memory location to be tested 100%, because each location is written to, erased, and repeatedly exercised prior to encapsulation. Each device is also tested for AC performance to guarantee that the product will meet DC and AC specification limits after customer programming.

The CY27C040 is read by asserting both the  $\overline{CE}$  and the  $\overline{OE}$  inputs. The contents of the memory location selected by the address on inputs  $A_{18}-A_0$  will appear at the outputs  $O_7-O_0$ .





## Pin Configurations (continued)

# TSOP Top View



#### **Selection Guide**

| _                                                            |       | 27C040-70 | 27C040-90 | 27C040-120 | 27C040-150 | 27C040-200 |
|--------------------------------------------------------------|-------|-----------|-----------|------------|------------|------------|
| Maximum Access Time (ns)                                     |       | 70        | 90        | 120        | 150        | 200        |
| CE Access Time (ns)                                          |       | 70        | 90        | 120        | 150        | 200        |
| OE Access Time (ns)                                          |       | 30        | 35        | 40         | 50         | 60         |
| I <sub>CC</sub> <sup>[1]</sup> (mA)<br>Power Supply Current  | Com'l | 25        | 25        | 25         | 25         | 25         |
|                                                              | Mil   |           | 30        | 30         | 30         | 30         |
| I <sub>SB</sub> <sup>[2]</sup> (μA) CMOS<br>Stand-by Current |       | 100       | 100       | 100        | 100        | 100        |
| I <sub>SB</sub> <sup>[3]</sup> (mA) TTL<br>Stand-by Current  |       | 1         | 1         | 1          | 1          | 1          |

**Maximum Ratings** 

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature $$                                           |
|------------------------------------------------------------------|
| Ambient Temperature with Power Applied55°C to +125°C             |
| Supply Voltage to Ground Potential $-0.5V$ to $+7.0V$            |
| DC Voltage Applied to Outputs in High Z State $-0.5V$ to $+5.5V$ |
| DC Input Voltage                                                 |
| Transient Input Voltage $-3.0V$ for $<\!20$ ns                   |

1.  $V_{CC} = Max$ ,  $I_{OUT} = 0$  mA, f=5 MHz. 2.  $V_{CC} = Max$ ,  $\overline{CE} = V_{CC} - 0.3V$  to  $V_{CC} + 1.0V$ .

3.  $V_{CC} = Max., \overline{CE} = V_{IH}.$ 

| UV Erasure                     | Wsec/cm <sup>2</sup> |
|--------------------------------|----------------------|
| Static Discharge Voltage       | >2001V               |
| (per MIL-STD-883, Method 3015) |                      |
| Latch-Up Current               | >200 mA              |

#### **Operating Range**

| Range                     | Ambient<br>Temperature | $ m v_{cc}$   |
|---------------------------|------------------------|---------------|
| Commercial                | 0°C to +70°C           | $5V \pm 10\%$ |
| Industrial <sup>[4]</sup> | −40°C to +85°C         | 5V ± 10%      |
| Military <sup>[5]</sup>   | −55°C to +125°C        | $5V \pm 10\%$ |

- 4. Contact a Cypress representative for industrial temperature range specification.

  5. T<sub>A</sub> is the "instant on" case temperature.



CY27C040

# Electrical Characteristics Over the Operating Range<sup>[6,7]</sup>

| Parameter         | Description            | Test Conditions                                                                     |                                                                                                                               | Min. | Max.                 | Unit |
|-------------------|------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|----------------------|------|
| V <sub>OH</sub>   | Output HIGH Voltage    | $V_{CC} = Min., I_{OH} = -400 \mu A$                                                |                                                                                                                               | 2.4  |                      | V    |
| $V_{OL}$          | Output LOW Voltage     | $V_{CC} = Min., I_{OL} = 2.1 \text{ mA}$                                            |                                                                                                                               |      | 0.45                 | V    |
| $V_{ m IH}$       | Input HIGH Level       | Guaranteed Input Logical HIGH<br>Voltage for All Inputs                             |                                                                                                                               | 2.0  | V <sub>CC</sub> +0.5 | V    |
| $V_{\mathrm{IL}}$ | Input LOW Level        | Guaranteed Input Logical LOW<br>Voltage for All Inputs                              |                                                                                                                               |      | 0.8                  | V    |
| $I_{IX}$          | Input Leakage Current  | $GND \le V_{IN} \le V_{CC}$                                                         |                                                                                                                               | -10  | +10                  | μΑ   |
| $I_{OZ}$          | Output Leakage Current | $\begin{aligned} &GND \leq V_{OUT} \leq V_{CC}, \\ &Output \ Disable \end{aligned}$ | $\begin{aligned} & \text{GND} \leq \text{V}_{\text{OUT}} \leq \text{V}_{\text{CC}}, \\ & \text{Output Disable} \end{aligned}$ |      | +10                  | μΑ   |
| $I_{CC}$          | Power Supply Current   | V <sub>CC</sub> =Max.,<br>I <sub>OUT</sub> =0 mA,                                   | Com'l                                                                                                                         |      | 25                   | mA   |
|                   |                        | f=5 MHz                                                                             | Mil                                                                                                                           |      | 30                   | mA   |
| $I_{SB}$          | Stand-By Current       | $\frac{V_{CC}}{CE} = Max.,$ $\frac{V_{CE}}{CE} = V_{IH}$                            | Com'l                                                                                                                         |      | 1                    | mA   |
|                   |                        | CE - VIH                                                                            | Mil                                                                                                                           |      | 1                    | mA   |

#### Capacitance<sup>[7]</sup>

| Parameter | Description        | Test Conditions                                                           | Max. | Unit |
|-----------|--------------------|---------------------------------------------------------------------------|------|------|
| $C_{IN}$  | Input Capacitance  | $T_A = 25^{\circ}\text{C}, f = 1 \text{ MHz}, $<br>$V_{CC} = 5.0\text{V}$ | 10   | pF   |
| $C_{OUT}$ | Output Capacitance | VCC = 5.0 V                                                               | 10   | pF   |

#### Notes:

See Introduction to CMOS PROMs in this Data Book for general information on testing.

#### **AC Test Loads and Waveforms**



 $\rm C_L = 100~pF~FOR~-90,~-120,~-150,~-200~DEVICES$   $\rm C_L = 30~pF~FOR~-70~DEVICES$ 





C040-5

<sup>6.</sup> See the last page of this specification for Group A subgroup testing information.



# Switching Characteristics Over the Operating Range

|                   |                               | 27C04 | 10-70 | 27C04 | 10-90 | 27C04 | 0-120 | 27C04 | 0-150 | 27C04 | 0-200 |      |
|-------------------|-------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Parameter         | Description                   | Min.  | Max.  | Unit |
| t <sub>AA</sub>   | Address to Output<br>Valid    |       | 70    |       | 90    |       | 120   |       | 150   |       | 200   | ns   |
| t <sub>OE</sub>   | OE Active to Output<br>Valid  |       | 30    |       | 35    |       | 40    |       | 50    |       | 60    | ns   |
| t <sub>HZOE</sub> | OE Inactive to High Z         |       | 25    |       | 25    |       | 30    |       | 30    |       | 40    | ns   |
| t <sub>CE</sub>   | CE Active to<br>Output Valid  |       | 70    |       | 90    |       | 120   |       | 150   |       | 200   | ns   |
| t <sub>HZCE</sub> | CE Inactive to High Z         |       | 25    |       | 25    |       | 30    |       | 30    |       | 40    | ns   |
| t <sub>PU</sub>   | CE Active to Power-Up         | 0     |       | 0     |       | 0     |       | 0     |       | 0     |       | ns   |
| t <sub>PD</sub>   | CE Inactive to Power-<br>Down |       | 60    |       | 65    |       | 65    |       | 65    |       | 70    | ns   |
| t <sub>OH</sub>   | Output Data Hold              | 0     |       | 0     |       | 0     |       | 0     |       | 0     |       | ns   |

# **Switching Waveform**





CY27C040

## **Erasure Characteristics**

Wavelengths of light less than 4000 Angstroms begin to erase the CY27C040 in the windowed package. For this reason, an opaque label should be placed over the window if the EPROM is exposed to sunlight or fluorescent lighting for extended periods of time.

The recommended dose of ultraviolet light for erasure is a wavelength of 2537 Angstroms for a minimum dose (UV intensity multiplied by exposure time) of 25 Wsec/cm<sup>2</sup>. For an ultraviolet lamp with a 12 mW/cm<sup>2</sup> power rating, the exposure time would be approximately 35 minutes. The CY27C040 needs to be within 1 inch of the lamp during erasure. Permanent damage may result if the

EPROM is exposed to high-intensity UV light for an extended period of time. 7258 Wsec/cm<sup>2</sup> is the recommended maximum dosage.

#### **Programming Modes**

Programming support is available from Cypress as well as from a number of third-party software vendors. For detailed programming information, including a listing of software packages, please see the PROM Programming Information located at the end of this section. Programming algorithms can be obtained from any Cypress representative.

**Table 1. Programming Electrical Characteristics** 

| Parameter       | Description                    | Min. | Max.     | Unit |
|-----------------|--------------------------------|------|----------|------|
| $V_{PP}$        | Programming Power Supply       | 12.5 | 13       | V    |
| I <sub>PP</sub> | Programming Supply Current     |      | 50       | mA   |
| $V_{IHP}$       | Programming Input Voltage HIGH | 3.0  | $V_{CC}$ | V    |
| $V_{\rm ILP}$   | Programming Input Voltage LOW  | -0.5 | 0.4      | V    |
| $V_{CCP}$       | Programming V <sub>CC</sub>    | 6.0  | 6.5      | V    |

**Table 2. Mode Selection** 

|                      |                       | Pin Function <sup>[8]</sup> |                   |                   |                |             |  |
|----------------------|-----------------------|-----------------------------|-------------------|-------------------|----------------|-------------|--|
| Mode                 | CE/PGM                | ŌE                          | V <sub>PP</sub>   | $\mathbf{A_0}$    | A9             | Data        |  |
| Read                 | $ m V_{IL}$           | $V_{\mathrm{IL}}$           | $V_{\mathrm{IH}}$ | $A_0$             | $A_9$          | $O_7 - O_0$ |  |
| Output Disable       | $V_{ m IL}$           | $V_{\mathrm{IH}}$           | $V_{\mathrm{IH}}$ | $A_0$             | $A_9$          | High Z      |  |
| Stand-by (CMOS)      | V <sub>CC</sub> -0.3V | X                           | $V_{\mathrm{IH}}$ | $A_0$             | $A_9$          | High Z      |  |
| Stand-by (TTL)       | $ m V_{IH}$           | X                           | $V_{\mathrm{IH}}$ | X                 | X              | High Z      |  |
| Program              | $V_{\rm ILP}$         | $V_{IHP}$                   | $V_{PP}$          | $A_0$             | $A_9$          | $D_7 - D_0$ |  |
| Program Verify       | $V_{\mathrm{ILP}}$    | $V_{\rm ILP}$               | $V_{PP}$          | $A_0$             | $A_9$          | $O_7 - O_0$ |  |
| Program Inhibit      | $V_{\mathrm{IHP}}$    | X                           | $V_{PP}$          | $A_0$             | $A_9$          | High Z      |  |
| Signature Read (MFG) | $ m V_{IL}$           | $V_{\mathrm{IL}}$           | $V_{\mathrm{IH}}$ | $V_{\mathrm{IL}}$ | $V_{HV}^{[9]}$ | 34H         |  |
| Signature Read (DEV) | $V_{ m IL}$           | $V_{\mathrm{IL}}$           | $V_{\mathrm{IH}}$ | $V_{\mathrm{IH}}$ | $V_{HV}^{[9]}$ | Note 10     |  |

#### Note:

9.  $V_{HV} = 12V \pm 0.5V$ 

10. To be determined.

<sup>8.</sup> X can be  $V_{IL}$  or  $V_{IH}$ .



CY27C040

# Ordering Information [11]

| Speed<br>(ns) | Ordering Code   | Package<br>Name | Package Type                                      | Operating<br>Range |
|---------------|-----------------|-----------------|---------------------------------------------------|--------------------|
| 70            | CY27C040-70JC   | J65             | 32-Lead Plastic Leaded Chip Carrier               | Commercial         |
|               | CY27C040-70PC   | P15             | 32-Lead (600-Mil) Molded DIP                      |                    |
|               | CY27C040-70WC   | W20             | 32-Lead (600-Mil) Windowed CerDIP                 |                    |
|               | CY27C040-70ZC   | Z32             | 32-Lead Thin Small Outline Package                |                    |
| 90            | CY27C040-90JC   | J65             | 32-Lead Plastic Leaded Chip Carrier               | Commercial         |
|               | CY27C040-90PC   | P19             | 32-Lead (600-Mil) Molded DIP                      |                    |
|               | CY27C040-90WC   | W20             | 32-Lead (600-Mil) Windowed CerDIP                 |                    |
|               | CY27C040-90ZC   | Z32             | 32-Lead Thin Small Outline Package                |                    |
|               | CY27C040-90DMB  | D20             | 32-Lead (600-Mil) CerDIP                          | Military           |
|               | CY27C040-90LMB  | L55             | 32-Pin Rectangular Leadless Chip Carrier          |                    |
|               | CY27C040-90QMB  | Q55             | 32-Pin Windowed Rectangular Leadless Chip Carrier |                    |
|               | CY27C040-90WMB  | W20             | 32-Lead (600-Mil) Windowed CerDIP                 |                    |
| 120           | CY27C040-120JC  | J65             | 32-Lead Plastic Leaded Chip Carrier               | Commercial         |
|               | CY27C040-120PC  | P19             | 32-Lead (600-Mil) Molded DIP                      |                    |
|               | CY27C040-120WC  | W20             | 32-Lead (600-Mil) Windowed CerDIP                 |                    |
|               | CY27C040-120ZC  | Z32             | 32-Lead Thin Small Outline Package                |                    |
|               | CY27C040-120DMB | D20             | 32-Lead (600-Mil) CerDIP                          | Military           |
|               | CY27C040-120LMB | L55             | 32-Pin Rectangular Leadless Chip Carrier          |                    |
|               | CY27C040-120QMB | Q55             | 32-Pin Windowed Rectangular Leadless Chip Carrier |                    |
|               | CY27C040-120WMB | W20             | 32-Lead (600-Mil) Windowed CerDIP                 |                    |
| 150           | CY27C040-150JC  | J65             | 32-Lead Plastic Leaded Chip Carrier               | Commercial         |
|               | CY27C040-150PC  | P19             | 32-Lead (600-Mil) Molded DIP                      |                    |
|               | CY27C040-150WC  | W20             | 32-Lead (600-Mil) Windowed CerDIP                 |                    |
|               | CY27C040-150ZC  | Z32             | 32-Lead Thin Small Outline Package                |                    |
|               | CY27C040-150DMB | D20             | 32-Lead (600-Mil) CerDIP                          | Military           |
|               | CY27C040-150LMB | L55             | 32-Pin Rectangular Leadless Chip Carrier          |                    |
|               | CY27C040-150QMB | Q55             | 32-Pin Windowed Rectangular Leadless Chip Carrier |                    |
|               | CY27C040-150WMB | W20             | 32-Lead (600-Mil) Windowed CerDIP                 |                    |
| 200           | CY27C040-200JC  | J65             | 32-Lead Plastic Leaded Chip Carrier               | Commercial         |
|               | CY27C040-200PC  | P19             | 32-Lead (600-Mil) Molded DIP                      |                    |
|               | CY27C040-200WC  | W20             | 32-Lead (600-Mil) Windowed CerDIP                 |                    |
|               | CY27C040-200ZC  | Z32             | 32-Lead Thin Small Outline Package                |                    |
|               | CY27C040-200DMB | D20             | 32-Lead (600-Mil) CerDIP                          | Military           |
|               | CY27C040-200LMB | L55             | 32-Pin Rectangular Leadless Chip Carrier          |                    |
|               | CY27C040-200QMB | Q55             | 32-Pin Windowed Rectangular Leadless Chip Carrier |                    |
|               | CY27C040-200WMB | W20             | 32-Lead (600-Mil) Windowed CerDIP                 |                    |

<sup>11.</sup> Most of the above products are available in industrial temperature range. Contact a Cypress representative for specifications and product availability.



# MILITARY SPECIFICATIONS Group A Subgroup Testing

# **DC Characteristics**

| Parameter         | Subgroups |
|-------------------|-----------|
| V <sub>OH</sub>   | 1, 2, 3   |
| $V_{ m OL}$       | 1, 2, 3   |
| $ m V_{IH}$       | 1, 2, 3   |
| $ m V_{IL}$       | 1, 2, 3   |
| $I_{IX}$          | 1, 2, 3   |
| $I_{OZ}$          | 1, 2, 3   |
| $I_{CC}$          | 1, 2, 3   |
| $I_{\mathrm{SB}}$ | 1, 2, 3   |

# **Switching Characteristics**

| Parameter         | Subgroups       |
|-------------------|-----------------|
| $t_{AA}$          | 7, 8, 9, 10, 11 |
| t <sub>OE</sub>   | 7, 8, 9, 10, 11 |
| $t_{\mathrm{CE}}$ | 7, 8, 9, 10, 11 |

Document #: 38-00450



## Package Diagrams (continued)

# **32-Lead (600-Mil) CerDIP D20** MIL-STD-1835 D-10 Config. A



### 32-Lead Plastic Leaded Chip Carrier J65



# **32-Pin Rectangular Leadless Chip Carrier L55**MIL-STD-1835 C-12



#### 32-Pin Windowed Rectangular Leadless Chip Carrier Q55 MIL-STD-1835 C-12





# **Package Diagrams**

## 32-Lead (600-Mil) Molded DIP P19



### 32-Lead (600-Mil) Windowed CerDIP W20





## **Package Diagrams**

#### 32-Lead Thin Small Outline Package Z32



<sup>©</sup> Cypress Semiconductor Corporation, 1994. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor Corporation product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure of the product may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems applications implies that the manufacturer assumes all risk of such use and in so doing indemnifies Cypress Semiconductor against all damages.