# tb cocotb.v

### **AUTHORS**

### **JAY CONVERTINO**

#### **DATES**

### 2025/06/24

### **INFORMATION**

### **Brief**

Test bench wrapper for cocotb

### **License MIT**

Copyright 2024 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

### tb\_cocotb

```
module tb_cocotb #(
parameter
CLOCK_SPEED
=
2000000,
parameter
RX_BAUD_DELAY
=
0,
parameter
TX_BAUD_DELAY
=
0
)
```

```
(
input
wire
aclk,
input
wire
arstn,
output
wire
parity_err,
output
wire
frame_err,
input
wire
[15:0]
s_axis_tdata,
input
wire
[ 4:0]
s_axis_tuser,
input
wire
s_axis_tvalid,
output
wire
s_axis_tready,
output
wire
[15:0]
m_axis_tdata,
output
wire
[ 4:0]
m_axis_tuser,
output
wire
m_axis_tvalid,
input
wire
m_axis_tready,
output
wire
tx_active,
output
wire
[ 1:0]
tx_diff,
input
wire
[ 1:0]
rx_diff
```

# **Parameters**

This is the aclk frequency in Hz CLOCK\_SPEED parameter Delay in rx baud enable. This will delay when we sample a bit (default is midpoint RX\_BAUD\_DELAY parameter when rx delay is 0). TX\_BAUD\_DELAY

parameter

Delay in tx baud enable. This will delay the time the bit output starts.

**Ports** 

```
Clock for AXIS
aclk
input wire
arstn
                       Negative reset for AXIS
input wire
                       Indicates error with parity check (active high)
parity_err
output wire
                       Indicates the diff line went to no diff before data catpure finished.
frame_err
output wire
s_axis_tdata
                       Input data for UART TX.
input wire [15:0]
                       Information about the AXIS data {S,D,TYY} (4:0)
s_axis_tuser
input wire [4:0]
                       Bits explained below:
```

```
- S = SYNC ONLY (4)
- 1 = Send only a sync pulse specified by TYY
- 0 = Send normal sync + data.

- D = DELAY ENABLED (3)
- 1 = Make sure there is a delay of 4us
- 0 = Send out immediatly

- TYY = TYPE OF DATA (2:0)
- 000 = NA
- 001 = REG (NOT IMPLIMENTED)
- 010 = DATA
- 100 = CMD/STATUS
```

s\_axis\_tvalid - When set active high the input data is valid s\_axis\_tready - When active high the device is ready for input data.  $m_axis_tdata$  - Output data from UART RX  $m_axis_tuser$  - Information about the AXIS data {S,D,TYY} (4:0)

Bits explained below:

```
- S = SYNC ONLY (4)
- 1 = Only received a sync pulse specified by TYY
- 0 = Normal sync + data received.

- D = DELAY BEFORE DATA (3)
- 1 = Delay of 4us or more before data
- 0 = No delay between data

- TYY = TYPE OF DATA (2:0)
- 000 NA
- 001 REG (NOT IMPLIMENTED)
- 010 DATA
- 100 CMD/STATUS
```

m\_axis\_tready - When active high the output data is valid m\_axis\_tready - When set active high the output device is ready for data. tx\_active - Active high indicates transmit is in progress. tx\_diff - transmit for 1553 (output to RX) rx\_diff - receive for 1553 (input from TX)

## **INSTANTIATED MODULES**

#### dut

Device under test, axis\_1553