# AXIS\_DATA\_TO\_AXIS\_STRING



May 20, 2025

Jay Convertino

## **Contents**

| 1 | Usage 2 |                                |  |  |
|---|---------|--------------------------------|--|--|
|   | 1.1     | Introduction                   |  |  |
|   | 1.2     | Dependencies                   |  |  |
|   |         | 1.2.1 fusesoc_info Depenecies  |  |  |
|   | 1.3     | In a Project                   |  |  |
| 2 | Arc     | nitecture 2                    |  |  |
| 3 | Bui     | ding 3                         |  |  |
|   | 3.1     | fusesoc                        |  |  |
|   |         | Source Files                   |  |  |
|   |         | 3.2.1 fusesoc_info File List 4 |  |  |
|   | 3.3     | Targets                        |  |  |
|   |         | 3.3.1 fusesoc_info Targets 4   |  |  |
|   | 3.4     | Directory Guide                |  |  |
| 4 |         | ulation 6                      |  |  |
|   | 4.1     | iverilog                       |  |  |
|   | 4.2     | cocotb                         |  |  |
| 5 | Cod     | e Documentation 7              |  |  |
|   | 5.1     | axis_data_to_axis_string 8     |  |  |
|   |         | tb axis                        |  |  |
|   |         | tb_cocotb verilog              |  |  |
|   |         | tb cocotb python               |  |  |

## 1 Usage

#### 1.1 Introduction

All data is converted to a string with prefixs for each of the 3 input ports. All strings are terminated with a single byte, and each has a delimiter between them. All output characters will be feed out from the buffer till it is exhausted. While the core is outputing data it will not be ready to take in any other data. There is no down clock cycle time between output and input, outside of the time to output the total amount in the buffer. Essentially no wasted cycles.

## 1.2 Dependencies

The following are the dependencies of the cores.

- · fusesoc 2.X
- · iverilog (simulation)
- cocotb (simulation)

#### 1.2.1 fusesoc\_info Depenecies

- dep
  - AFRL:utility:helper:1.0.0
- dep tb
  - AFRL:simulation:axis stimulator
  - AFRL:simulation:clock stimulator
  - AFRL:utility:sim\_helper

### 1.3 In a Project

Simply use this core between a sink and source AXIS devices. This will convert from input data into an output string one character at a time. Check the code to see if others will work correctly.

## 2 Architecture

The only module is the axis\_data\_to\_axis\_string module. It is listed below.

• axis\_data\_to\_axis\_string Implement an algorithm to convert input data to ASCII string (see core for documentation).

The only always process converts the input data to a stream of ASCII strings.

- 1. If the counter has data and the desitination device is ready, output data and decrement buffer counter.
- 2. If the input data is valid and the counter is 0, meaning previous ASCII string is exhausted, take input data and create ASCII string.
  - (a) Insert data prefix into buffer.
  - (b) Using unrolled for loop encode tdata input into ASCII HEX and insert into buffer (4 bit nibbles 0 to F).
  - (c) Insert delimiter into buffer.
  - (d) Insert user prefix into buffer.
  - (e) Using unrolled for loop encode tuser input into ASCII HEX and insert into buffer (4 bit nibbles 0 to F).
  - (f) Insert delimiter into buffer.
  - (g) Insert destination prefix into buffer.
  - (h) Using unrolled for loop encode tdest input into ASCII HEX and insert into buffer (4 bit nibbles 0 to F).
  - (i) Insert string termination into buffer.
  - (i) Counter is set to string length.

Please see ?? for more information.

## 3 Building

The AXIS data to AXIS string core is written in Verilog 2001. They should synthesize in any modern FPGA software. The core comes as a fusesoc packaged core and can be included in any other core. Be sure to make sure you have meet the dependencies listed in the previous section. Linting is performed by verible using the lint target.

#### 3.1 fusesoc

Fusesoc is a system for building FPGA software without relying on the internal project management of the tool. Avoiding vendor lock in to Vivado or Quartus. These cores, when included in a project, can be easily integrated and targets created based upon the end developer needs. The core by itself is not a part of a system and should be integrated into a fusesoc based system. Simulations are setup to use fusesoc and are a part of its targets.

#### 3.2 Source Files

#### 3.2.1 fusesoc\_info File List

- src
  - 'src/axis\_data\_to\_axis\_string.v': 'file\_type': 'verilogSource'
- tb
  - 'tb/tb\_axis.v': 'file\_type': 'verilogSource'
- tb\_cocotb
  - 'tb/tb cocotb.py': 'file type': 'user', 'copyto': '.'
  - 'tb/tb\_cocotb.v': 'file\_type': 'verilogSource'

## 3.3 Targets

#### 3.3.1 fusesoc\_info Targets

default

Info: Default for IP intergration.

lint

Info: Lint with Verible

• sim

Info: Default simulation with const data.

• sim\_8bit\_count\_data

Info: Counter data input.

• sim\_rand\_ready\_8bit\_count\_data

Info: Counter data input, and random ready input.

sim cocotb

Info: Cocotb unit tests

## 3.4 Directory Guide

Below highlights important folders from the root of the directory.

- 1. **docs** Contains all documentation related to this project.
  - **manual** Contains user manual and github page that are generated from the latex sources.
- 2. **src** Contains source files for the core
- 3. **tb** Contains test bench files for iverilog and cocotb

#### 4 Simulation

There are a few different simulations that can be run for this core. All currently use iVerilog (icarus) to run. The first is iverilog, which uses verilog only for the simulations. The other is cocotb. This does a unit test approach to the testing and gives a list of tests that pass or fail.

#### 4.1 iverilog

All simulation targets that do NOT have cocotb in the name use a verilog test bench with verilog stimulus components. These all read in a file and then write a file that has been processed by the data width converter. Then the input and output file are compared with a MD5 sum to check that they match. If they do not match then the test has failed. All of these tests provide fst output files for viewing the waveform in the there target build folder.

#### 4.2 cocotb

To use the cocotb tests you must install the following python libraries.

```
$ pip install cocotb
$ pip install cocotbext-axi
```

Then you must use the cocotb sim target. In this case it is sim\_cocotb. This target can be run with various bus and fifo parameters.

The following is an example command to run through various parameters without typing them one by one.

## **5 Code Documentation**

Natural docs is used to generate documentation for this project. The next lists the following sections.

- axis\_data\_to\_axis\_string AXIS data to AXIS string, convert input data to a ASCII string.
- **tb\_axis** Verilog test bench.
- **tb\_cocotb verilog** Verilog test bench base for cocotb.
- **tb\_cocotb python** cocotb unit test functions.

## axis\_data\_to\_axis\_string.v

#### **AUTHORS**

#### JAY CONVERTINO

#### **DATES**

#### 2022/09/19

#### **INFORMATION**

#### **Brief**

Parse raw binary data into ASCII string output.

#### License MIT

Copyright 2022 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

#### axis data to axis string

```
module axis_data_to_axis_string #(
parameter
DELIMITER
=
";"
parameter
TERMINATION
=
"\n"
parameter
SBUS_WIDTH
=
1,
parameter
```

```
USER_WIDTH

=
4,
parameter
DEST_WIDTH
=
4,
parameter
PREFIX_LEN
=
1,
parameter
DATA_PREFIX
=
"#",
parameter
DEST_PREFIX
=
"#",
parameter
USER_PREFIX
=
"#"

parameter
USER_PREFIX
```

Parse raw binary data into ASCII string output.

#### **Parameters**

**DELIMITER** break value between multple strings

parameter

**TERMINATION** termination value of full string from serial port, byte only. ( $n = 0A \ r = 0D$ ).

parameter

SBUS\_WIDTH bus width of slave (data) input

parameter

**USER\_WIDTH** user width of slave bus, only in 4 bit nibbles, and at least 4 bits.

parameter

**DEST\_WIDTH** dest width of slave bus, only in 4 bit nibbles, and at least 4 bits.

parameter

**PREFIX\_LEN** length of following prefix strings.

parameter

**DATA\_PREFIX** prefix for data hex strings

parameter

**DEST\_PREFIX** prefix for destination hex strings

parameter

**USER\_PREFIX** prefix for user hex strings

parameter

#### **Ports**

aclk Clock for AXIS

arstn Negative reset for AXIS

s\_axis\_tdata Input data

s\_axis\_tvalid When set active high the input data is valid

s\_axis\_tuserUser data to convert.s\_axis\_tdestDestination data to convert

**s\_axis\_tready** When active high the device is ready for input data.

 m\_axis\_tvalid When active high the output data is validm\_axis\_tready When set active high the output device is ready for data.

#### **VARIABLES**

## s\_axis\_tready

ready if count is zero, this is a FWFT so no worries in pumping out data.

#### m\_axis\_tdata

```
assign m_axis_tdata = char_buffer[STRING_LEN*8-1 -:8]
```

output whatever is in the character buffer.

## m\_axis\_tvalid

Counter greater than 0? Valid output is available.

## tb axis.v

#### **AUTHORS**

#### **JAY CONVERTINO**

#### **DATES**

#### 2022/10/24

#### **INFORMATION**

#### **Brief**

Test bench for axis\_data\_to\_axis\_string using axis stim and clock stim.

#### License MIT

Copyright 2022 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

#### tb\_axis

```
module tb_axis #(
parameter
IN_FILE_NAME
=
"in.bin",
parameter
OUT_FILE_NAME
=
"out.bin",
parameter
RAND_READY
=
0
)
```

Test bench for axis\_data\_to\_axis\_string. This will run a file through the system and write its output. These can then be compared to check for errors. If the files are identical, no errors. A FST file will be written.

#### **Parameters**

**IN\_FILE\_NAME** File name for input.

parameter

**OUT\_FILE\_NAME** File name for output.

parameter

**RAND\_READY** 0 = no random ready. 1 = randomize ready.

parameter

#### **INSTANTIATED MODULES**

#### clk\_stim

Generate a 50/50 duty cycle set of clocks and reset.

#### slave\_axis\_stim

```
slave_axis_stimulus #(

BUS_WIDTH(BUS_WIDTH),

USER_WIDTH(USER_WIDTH),

DEST_WIDTH(DEST_WIDTH),

FILE(IN_FILE_NAME)
) slave_axis_stim ( .m_axis_aclk(tb_dut_clk), .m_axis_arstn(tb_dut_rstn), .r
```

Device under test SLAVE stimulus module.

#### dut

```
axis_data_to_axis_string #(
    .
DELIMITER(";"),
    .
```

```
TERMINATION("\n"),
    SBUS_WIDTH(BUS_WIDTH),
    USER_WIDTH(USER_WIDTH),
    DEST_WIDTH(DEST_WIDTH),
    PREFIX_LEN(1),
    DATA_PREFIX("#"),
    DEST_PREFIX("&"),
    USER_PREFIX("*")
) dut ( .aclk(tb_dut_clk), .arstn(tb_dut_rstn), .m_axis_tdata(tb_dut_data),
```

Device under test, axis\_data\_width\_converter

#### master\_axis\_stim

```
master_axis_stimulus #(
    BUS_WIDTH(BUS_WIDTH),
    USER_WIDTH(USER_WIDTH),
    CONTINUE CONTIN
```

Devie under test MASTER stimulus module.

## tb cocotb.v

#### **AUTHORS**

#### **JAY CONVERTINO**

#### **DATES**

#### 2024/12/12

#### **INFORMATION**

#### **Brief**

Test bench wrapper for cocotb

#### **License MIT**

Copyright 2024 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

#### tb\_cocotb

```
module tb_cocotb #(
parameter
DELIMITER

=
";"
parameter
TERMINATION
=
"\n",
parameter
SBUS_WIDTH
=
1,
parameter
```

```
USER_WIDTH
=
4,
parameter
DEST_WIDTH
=
4,
parameter
PREFIX_LEN
=
1,
parameter
DATA_PREFIX
=
"#"
parameter
DEST_PREFIX
=
"#"
parameter
USER_PREFIX
=
"A"
parameter
USE
```

Test bench for data to string converter. This will run a file through the system and write its output. These can then be compared to check for errors. If the files are identical, no errors. A FST file will be written.

#### **Parameters**

parameter termination value of fair string from schar port, byte only. (iii = o.v. ii = o.b.).

SBUS\_WIDTH bus width of master (data) output

parameter

**USER\_WIDTH** user width of master bus, only in 4 bit nibbles, and at least 4 bits. parameter

**DEST\_WIDTH** dest width of master bus, only in 4 bit nibbles, and at least 4 bits.

parameter dest width of master bus, only in 4 bit hibbles, and at least 4 bits.

PREFIX\_LEN length of following prefix strings.

parameter

**DATA\_PREFIX** prefix for data hex strings parameter

**DEST\_PREFIX** prefix for destination hex strings

parameter

USER\_PREFIX prefix for user hex strings

Ports

aclk Clock for AXIS

arstn Negative reset for AXIS

s\_axis\_tdata Input data

**s\_axis\_tvalid** When set active high the input data is valid

s\_axis\_tusers\_axis\_tdestDestination data to convert

**s\_axis\_tready** When active high the device is ready for input data.

m\_axis\_tdata Output data

m\_axis\_tvalid When active high the output data is valid

m\_axis\_tready When set active high the output device is ready for data.

#### **INSTANTIATED MODULES**

#### dut

```
axis_data_to_axis_string #(

DELIMITER(DELIMITER),

TERMINATION(TERMINATION),

SBUS_WIDTH(SBUS_WIDTH),

USER_WIDTH(USER_WIDTH),

DEST_WIDTH(DEST_WIDTH),

PREFIX_LEN(PREFIX_LEN),

DATA_PREFIX(DATA_PREFIX),

USER_PREFIX(DEST_PREFIX),

USER_PREFIX(USER_PREFIX)

Odut ( .aclk(aclk), .arstn(arstn), .m_axis_tdata(m_axis_tdata), .m_axis_tva
```

Device under test, axis\_data\_to\_axis\_string

## tb\_cocotb.py

#### **AUTHORS**

#### JAY CONVERTINO

#### **DATES**

#### 2024/12/09

#### **INFORMATION**

#### **Brief**

Cocotb test bench

#### License MIT

Copyright 2024 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

#### **FUNCTIONS**

#### create\_string

```
def create_string(
dut,
tx_frame
)
```

Return a string equal to the core output

#### **Parameters**

dut

device under test passed from cocotb test function

tx\_frame transmitted frame data

Returns: String

#### random\_bool

```
def random_bool()
```

Return a infinte cycle of random bools

Returns: List

#### start\_clock

```
def start_clock(
dut
)
```

Start the simulation clock generator.

#### **Parameters**

dut Device under test passed from cocotb test function

#### reset\_dut

```
async def reset_dut(
dut
)
```

Cocotb coroutine for resets, used with await to make sure system is reset.

#### **Parameters**

dut Device under test passed from cocotb.

#### conversion\_test

```
@cocotb.test()
async def conversion_test(
dut
)
```

Coroutine that is identified as a test routine. This routine tests for correct output of strings by comparing to a python genrated version.

#### **Parameters**

dut Device under test passed from cocotb.

#### conversion\_test\_random\_ready

```
@cocotb.test()
async def conversion_test_random_ready(
```

```
dut
)
```

Coroutine that is identified as a test routine. This routine tests for correct output of strings by comparing to a python genrated version, with ready randomized.

#### **Parameters**

dut Device under test passed from cocotb.

#### in\_reset

```
@cocotb.test()
async def in_reset(
dut
)
```

Coroutine that is identified as a test routine. This routine tests if device stays in unready state when in reset.

#### **Parameters**

dut Device under test passed from cocotb.

## no\_clock

```
@cocotb.test()
async def no_clock(
dut
)
```

Coroutine that is identified as a test routine. This routine tests if no ready when clock is lost and device is left in reset.

#### **Parameters**

dut Device under test passed from cocotb.