# AXIS\_DATA\_TO\_AXIS\_STRING



November 20, 2024

Jay Convertino

# **Contents**

| 1 | Usa  | ge 2                          |
|---|------|-------------------------------|
|   | 1.1  | Introduction                  |
|   | 1.2  | Dependencies                  |
|   |      | 1.2.1 fusesoc_info Depenecies |
|   | 1.3  | In a Project                  |
| 2 | Arc  | nitecture                     |
| 3 | Buil | ding 3                        |
|   | 3.1  | fusesoc                       |
|   |      | Source Files                  |
|   |      | 3.2.1 fusesoc_info File List  |
|   | 3.3  | Targets                       |
|   |      | 3.3.1 fusesoc_info Targets    |
|   | 3.4  | Directory Guide               |
| 4 | Sim  | ulation                       |
|   | 4.1  | iverilog                      |
|   |      | cocotb                        |
| 5 | Mod  | lule Documentation            |
|   | 5.1  | axis data to axis string      |

# 1 Usage

#### 1.1 Introduction

All data is converted to a string with prefixs for each of the 3 input ports. All strings are terminated with a single byte, and each has a delimiter between them. All output characters will be feed out from the buffer till it is exhausted. While the core is outputing data it will not be ready to take in any other data. There is no down clock cycle time between output and input, outside of the time to output the total amount in the buffer. Essentially no wasted cycles.

### 1.2 Dependencies

The following are the dependencies of the cores.

- · fusesoc 2.X
- · iverilog (simulation)
- cocotb (simulation)

### 1.2.1 fusesoc\_info Depenecies

- dep
  - AFRL:utility:helper:1.0.0
- dep tb
  - AFRL:simulation:axis stimulator
  - AFRL:simulation:clock stimulator
  - AFRL:utility:sim\_helper

### 1.3 In a Project

Simply use this core between a sink and source AXIS devices. This will convert from input data into an output string one character at a time. Check the code to see if others will work correctly.

# 2 Architecture

The only module is the axis\_data\_to\_axis\_string module. It is listed below.

• axis\_data\_to\_axis\_string Implement an algorithm to convert input data to ASCII string (see core for documentation).

The only always process converts the input data to a stream of ASCII strings.

- 1. If the counter has data and the desitination device is ready, output data and decrement buffer counter.
- 2. If the input data is valid and the counter is 0, meaning previous ASCII string is exhausted, take input data and create ASCII string.
  - (a) Insert data prefix into buffer.
  - (b) Using unrolled for loop encode tdata input into ASCII HEX and insert into buffer (4 bit nibbles 0 to F).
  - (c) Insert delimiter into buffer.
  - (d) Insert user prefix into buffer.
  - (e) Using unrolled for loop encode tuser input into ASCII HEX and insert into buffer (4 bit nibbles 0 to F).
  - (f) Insert delimiter into buffer.
  - (g) Insert destination prefix into buffer.
  - (h) Using unrolled for loop encode tdest input into ASCII HEX and insert into buffer (4 bit nibbles 0 to F).
  - (i) Insert string termination into buffer.
  - (i) Counter is set to string length.

Please see 5 for more information.

# 3 Building

The AXIS data to AXIS string core is written in Verilog 2001. They should synthesize in any modern FPGA software. The core comes as a fusesoc packaged core and can be included in any other core. Be sure to make sure you have meet the dependencies listed in the previous section.

#### 3.1 fusesoc

Fusesoc is a system for building FPGA software without relying on the internal project management of the tool. Avoiding vendor lock in to Vivado or Quartus. These cores, when included in a project, can be easily integrated and targets created based upon the end developer needs. The core by itself is not a part of a system and should be integrated into a fusesoc based system. Simulations are setup to use fusesoc and are a part of its targets.

### 3.2 Source Files

### 3.2.1 fusesoc\_info File List

- src
  - 'src/axis\_data\_to\_axis\_string.v': 'file\_type': 'verilogSource'
- tb
  - 'tb/tb\_axis.v': 'file\_type': 'verilogSource'

# 3.3 Targets

### 3.3.1 fusesoc\_info Targets

- default
  - Info: Default for IP intergration.
  - src
  - dep
- sim

Info: Default simulation with const data.

- src
- dep
- tb
- dep\_tb
- IN\_FILE\_NAME
- OUT\_FILE\_NAME
- RAND\_READY
- sim\_rand\_data

Info: Use random data for input.

- src
- dep
- tb
- dep\_tb
- IN\_FILE\_NAME=random.bin
- OUT\_FILE\_NAME=out\_random.txt
- RAND READY
- sim\_rand\_ready\_rand\_data

Info: Random data for input, and random ready input.

- src
- dep
- tb
- dep tb
- IN\_FILE\_NAME=random.bin
- OUT FILE NAME=out random.txt
- RAND\_READY=1
- sim\_8bit\_count\_data

Info: Counter data input.

- src
- dep
- tb
- dep tb
- IN FILE NAME=8bit count.bin
- OUT\_FILE\_NAME=out\_8bit\_count.txt
- RAND READY
- sim\_rand\_ready\_8bit\_count\_data

Info: Counter data input, and random ready input.

- src
- dep
- tb
- dep\_tb
- IN\_FILE\_NAME=8bit\_count.bin
- OUT\_FILE\_NAME=out\_8bit\_count.txt
- RAND READY=1

# 3.4 Directory Guide

Below highlights important folders from the root of the directory.

- 1. docs Contains all documentation related to this project.
  - manual Contains user manual and github page that are generated from the latex sources.
- 2. **src** Contains source files for the core
- 3. **tb** Contains test bench files for iverilog and cocotb
  - cocotb testbench files

# 4 Simulation

There are a few different simulations that can be run for this core.

# 4.1 iverilog

iverilog is used for simple test benches for quick verification, visually, of the core.

# 4.2 cocotb

Future simulations will use cocotb. This feature is not yet implemented.

# **5 Module Documentation**

There is a single async module for this core.

• axis\_data\_to\_axis\_string AXIS data to AXIS string, convert input data to a ASCII string.

The next sections document the module in great detail.

# axis data to axis string.v

#### **AUTHORS**

### **JAY CONVERTINO**

#### **DATES**

### 2022/09/19

### **INFORMATION**

#### **Brief**

Parse raw binary data into ASCII string output.

#### **License MIT**

Copyright 2022 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

### axis\_data\_to\_axis\_string

```
module axis_data_to_axis_string #(
parameter
DELIMITER
=
";"
parameter
TERMINATION
=
"\n"
parameter
SBUS_WIDTH
```

```
1,
 parameter
 USER_WIDTH
 parameter
DEST_WIDTH
 parameter
 PREFIX_LEN
 parameter
 DATA_PREFIX
п#п,
 parameter
DEST_PREFIX
 "&",
parameter
USER_PREFIX
H \neq H
) ( input aclk, input arstn, input [(SBUS_WIDTH*8)-1:0] s_axis_tdata, input
```

Parse raw binary data into ASCII string output.

#### **Parameters**

**DELIMITER** break value between multple strings

parameter

**TERMINATION** termination value of full string from serial port, byte only. (n = 0 \, r = 0).

parameter

**SBUS\_WIDTH** bus width of master (data) output

parameter

**USER\_WIDTH** user width of master bus, only in 4 bit nibbles, and at least 4 bits.

arameter

**DEST\_WIDTH** dest width of master bus, only in 4 bit nibbles, and at least 4 bits.

parameter

**PREFIX\_LEN** length of following prefix strings.

parameter

**DATA\_PREFIX** prefix for data hex strings

parameter

**DEST\_PREFIX** prefix for destination hex strings

parameter

**USER\_PREFIX** prefix for user hex strings

parameter

### **Ports**

aclk Clock for AXIS

**arstn** Negative reset for AXIS

s\_axis\_tdata Input data

**s\_axis\_tvalid** When set active high the input data is valid

```
    s_axis_tuser
    S_axis_tdest
    Destination data to convert
    s_axis_tready
    Men active high the device is ready for input data.
    M_axis_tdata
    Multiput data
    Multiput data
    Men active high the output data is valid
    Multiput data
    Multiput data is valid
    Multiput data is valid
```

### **VARIABLES**

# s\_axis\_tready

ready if count is zero, this is a FWFT so no worries in pumping out data.

### m\_axis\_tdata

```
assign m_axis_tdata = char_buffer[STRING_LEN*8-1 -:8]
```

output whatever is in the character buffer.

# m\_axis\_tvalid

Counter greater than 0? Valid output is available.