# tb\_axis.v

#### **AUTHORS**

### **JAY CONVERTINO**

#### **DATES**

#### 2024/12/09

## **INFORMATION**

#### **Brief**

Test bench for axis\_data\_width\_converter using axis stim and clock stim.

#### **License MIT**

Copyright 2024 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

#### tb axis

```
module tb_axis #(
parameter
IN_FILE_NAME
=
in.bin,
parameter
OUT_FILE_NAME
=
out.bin,
parameter
RAND_READY
```

```
parameter
SLAVE_WIDTH

arrange ter
MASTER_WIDTH

arrange ter
MASTER_WI
```

Test bench for axis\_fifo. This will run a file through the system and write its output. These can then be compared to check for errors. If the files are identical, no errors. A FST file will be written.

#### **Parameters**

IN\_FILE\_NAME
parameter

OUT\_FILE\_NAME
parameter

File name for input.

File name for output.

File name for output.

File name for output.

O = no random ready. 1 = randomize ready.

Width of the slave input bus in bytes

MASTER\_WIDTH

Width of the master output bus in bytes

### **INSTANTIATED MODULES**

# clk\_stim

parameter

Generate a 50/50 duty cycle set of clocks and reset.

# slave\_axis\_stim

```
slave_axis_stimulus #(

BUS_WIDTH(SBUS_WIDTH),

USER_WIDTH(USER_WIDTH),
```

```
DEST_WIDTH(DEST_WIDTH),

FILE(IN_FILE_NAME)
) slave_axis_stim ( .m_axis_aclk(tb_dut_clk), .m_axis_arstn(tb_dut_rstn), .r
```

Device under test SLAVE stimulus module.

### dut

Device under test, axis\_data\_width\_converter

# master\_axis\_stim

```
master_axis_stimulus #(
    BUS_WIDTH(MBUS_WIDTH),
    USER_WIDTH(USER_WIDTH),
    C
DEST_WIDTH(DEST_WIDTH),
    RAND_READY(RAND_READY),
    FILE(OUT_FILE_NAME)
) master_axis_stim ( .s_axis_aclk(tb_dut_clk), .s_axis_arstn(tb_dut_rstn),
```

Devie under test MASTER stimulus module.