# tb\_cocotb.v

#### **AUTHORS**

# **JAY CONVERTINO**

### **DATES**

## 2024/12/11

# **INFORMATION**

### **Brief**

Test bench wrapper for cocotb

## **License MIT**

Copyright 2024 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

# tb cocotb

```
module tb_cocotb #(
parameter
SLAVE_WIDTH
=
1,
parameter
MASTER_WIDTH
=
1,
parameter
REVERSE
```

```
=
0
) ( input aclk, input arstn, output [(MASTER_WIDTH*8)-1:0] m_axis_tdata, out
```

Test bench for data width converter. This will run a file through the system and write its output. These can then be compared to check for errors. If the files are identical, no errors. A FST file will be written.

#### **Parameters**

**SLAVE\_WIDTH** Width of the slave input bus in bytes

parameter

MASTER\_WIDTH Width of the master output bus in bytes

parameter

**REVERSE** Change byte order

parameter

#### **Ports**

aclk Clock for AXIS

arstn Negative reset for AXIS

m\_axis\_tdata Output data

m\_axis\_tvalid When active high the output data is valid

**m\_axis\_tready** When set active high the output device is ready for data.

m\_axis\_tlast Indicates last word in stream.

s axis tdata Input data

**s\_axis\_tvalid** When set active high the input data is valid

s\_axis\_treadys\_axis\_tlastWhen active high the device is ready for input data.Is this the last word in the stream (active high).

## **INSTANTIATED MODULES**

### dut

```
axis_data_width_converter #(

MASTER_WIDTH(MBUS_WIDTH),

SLAVE_WIDTH(SBUS_WIDTH)
) dut ( .aclk(aclk), .arstn(arstn), .m_axis_tdata(m_axis_tdata), .m_axis_tva
```

Device under test, axis\_data\_width\_converter