# AXIS\_MOVING\_AVERAGE



November 18, 2024

Jay Convertino

# **Contents**

| 1 | Usage                         | 2 |
|---|-------------------------------|---|
|   | 1.1 Introduction              | 2 |
|   | 1.2 Dependencies              | 2 |
|   | 1.2.1 fusesoc_info Depenecies | 2 |
|   | 1.3 In a Project              | 2 |
| 2 | Architecture                  | 3 |
| 3 | Building                      | 3 |
|   | 3.1 fusesoc                   | 3 |
|   | 3.2 Source Files              | 3 |
|   | 3.2.1 fusesoc_info File List  | 3 |
|   | 3.3 Targets                   | 4 |
|   | 3.3.1 fusesoc_info Targets    | 4 |
|   | 3.4 Directory Guide           | 4 |
| 4 | Simulation                    | 5 |
|   | 4.1 iverilog                  | 5 |
|   | 4.2 cocotb                    | 5 |
| 5 | Module Documentation          | 6 |
|   | 5.1 axis moving average       | 7 |

# 1 Usage

### 1.1 Introduction

This core provides the AXIS Moving Average function. This impliments the moving average algorithm in an efficent way for FPGAs. Efficent since it uses powers of two to calculate its weights. This formula implimented is

$$\frac{X_0 + \dots X_n}{n}$$

where n is constrained to a power of two and X is a unsigned number. This also works as a low pass filter or a smothing algorithm.

# 1.2 Dependencies

The following are the dependencies of the cores.

- fusesoc 2.X
- · iverilog (simulation)
- cocotb (simulation)

### 1.2.1 fusesoc\_info Depenecies

- dep
  - AFRL:utility:helper:1.0.0
- · dep tb
  - AFRL:simulation:axis\_stimulator
  - AFRL:simulation:clock\_stimulator
  - AFRL:utility:sim helper

# 1.3 In a Project

Simply use this core between a sink and source AXIS devices. This has been tested with unsigned data types. Check the code to see if others will work correctly.

### 2 Architecture

The only module is the axis\_moving\_average module. It is listed below.

• axis\_moving\_average Impliment moving average algorithm (see core for documentation).

This core only uses a combinatoral method to divide the accumulator. Since all weights are powers of two this is done with a part select based on bit position.

The always block has the following steps.

- 1. If there is valid data, sum the new data into the accumulator and remove the top element in the buffer from the accumulator.
- 2. Insert the new element into the buffer.
- 3. Shift the buffer to so that old elements at the top of the buffer are shifted out.

Please see 5 for more information.

# 3 Building

The AXIS Moving Average core is written in Verilog 2001. They should synthesize in any modern FPGA software. The core comes as a fusesoc packaged core and can be included in any other core. Be sure to make sure you have meet the dependencies listed in the previous section.

#### 3.1 fusesoc

Fusesoc is a system for building FPGA software without relying on the internal project management of the tool. Avoiding vendor lock in to Vivado or Quartus. These cores, when included in a project, can be easily integrated and targets created based upon the end developer needs. The core by itself is not a part of a system and should be integrated into a fusesoc based system. Simulations are setup to use fusesoc and are a part of its targets.

### 3.2 Source Files

#### 3.2.1 fusesoc info File List

src

Type: verilogSource

- src/axis\_moving\_average.v

• tb

- 'tb/tb axis.v': 'file type': 'verilogSource'

# 3.3 Targets

### 3.3.1 fusesoc\_info Targets

default

Info: Default for IP intergration.

- src
- dep
- sim

Info: Default for simulation using icarus.

- src
- dep
- tb
- dep tb

# 3.4 Directory Guide

Below highlights important folders from the root of the directory.

- 1. **docs** Contains all documentation related to this project.
  - **manual** Contains user manual and github page that are generated from the latex sources.
- 2. **src** Contains source files for the core
- 3. **tb** Contains test bench files for iverilog and cocotb
  - cocotb testbench files

# 4 Simulation

There are a few different simulations that can be run for this core.

# 4.1 iverilog

iverilog is used for simple test benches for quick verification, visually, of the core.

# 4.2 cocotb

Future simulations will use cocotb. This feature is not yet implemented.

# **5 Module Documentation**

There is a single async module for this core.

• axis\_moving\_average AXIS Moving Average to uP converter

The next sections document the module in great detail.

# axis moving average.v

#### **AUTHORS**

### **JAY CONVERTINO**

### **DATES**

### 2023/02/01

### **INFORMATION**

### **Brief**

AXIS moving average for unsigned numbers.

### **License MIT**

Copyright 2023 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

# axis\_moving\_average

```
module axis_moving_average #(
parameter
BUS_WIDTH
=
1,
parameter
WEIGHT
=
1
) ( input aclk, input arstn, output [8*BUS_WIDTH-1:0] m_axis_tdata, output incomparison of the control of
```

AXIS moving average for unsigned numbers.

#### **Parameters**

**BUS\_WIDTH** Width of the BUS in bytes.

parameter

**WEIGHT** How many elements, rounded to a power of two, to accumulate.

parameter

#### **Ports**

aclk Clock for AXIS

arstnNegative reset for AXISs\_axis\_tdataInput data for UART TX.

**s\_axis\_tvalid** When set active high the input data is valid

**s\_axis\_tready** When active high the device is ready for input data.

m\_axis\_tdata Output data from UART RX

m\_axis\_tvalid When active high the output data is valid

m\_axis\_tready When set active high the output device is ready for data.

### **VARIABLES**

### m\_axis\_tdata

Trim and shift data to get amount, this is the divide out.

### m\_axis\_tvalid

```
assign m_axis_tvalid = s_axis_tvalid
```

Single clock edge valid

### s\_axis\_tready

```
assign s_axis_tready = m_axis_tready
```

We are ready if the destination is ready