# AXIS\_MOVING\_AVERAGE



May 20, 2025

Jay Convertino

# **Contents**

| 1 | Usage 2 |                                 |  |  |
|---|---------|---------------------------------|--|--|
|   | 1.1     | Introduction                    |  |  |
|   | 1.2     | Dependencies                    |  |  |
|   |         | 1.2.1 fusesoc_info Depenecies 2 |  |  |
|   | 1.3     | In a Project                    |  |  |
| 2 | Arc     | nitecture 2                     |  |  |
| 3 | Bui     | ding 3                          |  |  |
|   | 3.1     | fusesoc                         |  |  |
|   | 3.2     | Source Files                    |  |  |
|   |         | 3.2.1 fusesoc_info File List    |  |  |
|   | 3.3     | Targets                         |  |  |
|   |         | 3.3.1 fusesoc_info Targets 4    |  |  |
|   | 3.4     | Directory Guide 4               |  |  |
| 4 |         | ulation 5                       |  |  |
|   | 4.1     | iverilog                        |  |  |
|   | 4.2     | cocotb                          |  |  |
| 5 |         | e Documentation 6               |  |  |
|   | 5.1     | axis_moving_average             |  |  |
|   | 5.2     | tb_axis                         |  |  |
|   |         | tb_cocotb verilog               |  |  |
|   | 5.4     | tb cocotb python                |  |  |

# 1 Usage

#### 1.1 Introduction

This core provides the AXIS Moving Average function. This impliments the moving average algorithm in an efficent way for FPGAs. Efficient since it uses powers of two to calculate its weights. This formula implimented is where n is constrained to a power of two and X is a unsigned number. This also works as a low pass filter or a smothing algorithm.

# 1.2 Dependencies

The following are the dependencies of the cores.

- · fusesoc 2.X
- iverilog (simulation)
- cocotb (simulation)

#### 1.2.1 fusesoc\_info Depenecies

- dep
  - AFRL:utility:helper:1.0.0
- · dep tb
  - AFRL:simulation:axis stimulator
  - AFRL:simulation:clock stimulator
  - AFRL:utility:sim\_helper

# 1.3 In a Project

Simply use this core between a sink and source AXIS devices. This has been tested with unsigned data types. Check the code to see if others will work correctly.

# 2 Architecture

The only module is the axis\_moving\_average module. This is a continous output rather than a wait and release on range. It is listed below.

 axis\_moving\_average Implement moving average algorithm (see core for documentation). Internally this uses the simple moving average algorithm for the output average. The weight(n) is rounded up to the nearist power of two.

$$SMA = \sum_{i=0}^{\log_2 n} \frac{D_0 + \dots + D_n}{n} \tag{1}$$

This core only uses a combinatoral method to divide the accumulator. Since all weights are powers of two this is done with a part select based on bit position.

The always block has the following steps.

- 1. If there is valid data, sum the new data into the accumulator and remove the top element in the buffer from the accumulator.
- 2. Insert the new element into the buffer.
- 3. Shift the buffer to so that old elements at the top of the buffer are shifted out.

Please see ?? for more information.

# 3 Building

The AXIS Moving Average core is written in Verilog 2001. They should synthesize in any modern FPGA software. The core comes as a fusesoc packaged core and can be included in any other core. Be sure to make sure you have meet the dependencies listed in the previous section. Linting is performed by verible using the lint target.

#### 3.1 fusesoc

Fusesoc is a system for building FPGA software without relying on the internal project management of the tool. Avoiding vendor lock in to Vivado or Quartus. These cores, when included in a project, can be easily integrated and targets created based upon the end developer needs. The core by itself is not a part of a system and should be integrated into a fusesoc based system. Simulations are setup to use fusesoc and are a part of its targets.

#### 3.2 Source Files

#### 3.2.1 fusesoc info File List

- src
  - src/axis\_moving\_average.v

- tb\_cocotb
  - 'tb/tb\_cocotb.py': 'file\_type': 'user', 'copyto': '.'
  - 'tb/tb\_cocotb.v': 'file\_type': 'verilogSource'
- tb
  - 'tb/tb\_axis.v': 'file\_type': 'verilogSource'

# 3.3 Targets

# 3.3.1 fusesoc\_info Targets

default

Info: Default for IP intergration.

lint

Info: Lint with Verible

• sim

Info: Default for simulation using icarus.

sim\_cocotb

Info: Cocotb unit tests

# 3.4 Directory Guide

Below highlights important folders from the root of the directory.

- 1. **docs** Contains all documentation related to this project.
  - **manual** Contains user manual and github page that are generated from the latex sources.
- 2. **src** Contains source files for the core
- 3. **tb** Contains test bench files for iverilog and cocotb

# 4 Simulation

There are a few different simulations that can be run for this core. All currently use iVerilog (icarus) to run. The first is iverilog, which uses verilog only for the simulations. The other is cocotb. This does a unit test approach to the testing and gives a list of tests that pass or fail.

## 4.1 iverilog

All simulation targets that do NOT have cocotb in the name use a verilog test bench with verilog stimulus components. These all read in a file and then write a file that has been processed by the data width converter. Then the input and output file are compared with a MD5 sum to check that they match. If they do not match then the test has failed. All of these tests provide fst output files for viewing the waveform in the there target build folder.

#### 4.2 cocotb

To use the cocotb tests you must install the following python libraries.

```
$ pip install cocotb
$ pip install cocotbext-axi
```

Then you must use the cocotb sim target. In this case it is sim\_cocotb. This target can be run with various bus and fifo parameters.

The following is an example command to run through various parameters without typing them one by one.

# **5 Code Documentation**

Natural docs is used to generate documentation for this project. The next lists the following sections.

- axis\_moving\_average AXIS moving average core.
- **tb\_axis** Verilog test bench.
- **tb\_cocotb verilog** Verilog test bench base for cocotb.
- tb\_cocotb python cocotb unit test functions.

# axis\_moving\_average.v

#### **AUTHORS**

#### **JAY CONVERTINO**

#### **DATES**

#### 2023/02/01

#### **INFORMATION**

#### **Brief**

AXIS moving average for unsigned numbers.

#### License MIT

Copyright 2023 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

#### axis\_moving\_average

```
module axis_moving_average #(
parameter
BUS_WIDTH
=
1,
parameter
WEIGHT
=
1
) ( input aclk, input arstn, output [8*BUS_WIDTH-1:0] m_axis_tdata, output r
```

AXIS moving average for unsigned numbers.

#### **Parameters**

**BUS\_WIDTH** Width of the BUS in bytes.

parameter

**WEIGHT** How many elements, rounded to a power of two, to accumulate.

arameter

#### **Ports**

aclk Clock for AXIS

arstn Negative reset for AXIS

s\_axis\_tdata Input data

s\_axis\_tvalid When set active high the input data is valids\_axis\_tready When active high the device is ready for input data.

m\_axis\_tdata Output data

m\_axis\_tvalid When active high the output data is valid

m\_axis\_tready When set active high the output device is ready for data.

#### **VARIABLES**

#### m\_axis\_tdata

Trim and shift data to get amount, this is the divide out.

# m\_axis\_tvalid

```
assign m_axis_tvalid = r_always_valid
```

Single clock edge valid

#### s\_axis\_tready

```
assign s_axis_tready = m_axis_tready
```

We are ready if the destination is ready

# AUTHORS JAY CONVERTINO DATES 2024/12/11 INFORMATION Brief Test bench for axis\_moving\_average using axis stim and clock stim.

#### License MIT

Copyright 2024 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

#### tb\_axis

module tb\_axis

Test bench for axis\_moving\_average. This will run a file through the system and write its output. These can then be compared to check for errors. If the files are identical, no errors. A FST file will be written.

#### **INSTANTIATED MODULES**

#### clk stim

```
clk_stimulus #(
    CLOCKS(1),
    CLOCK_BASE(1000000),
    CLOCK_INC(1000),
    RESETS(1),
    RESET_BASE(2000),
    RESET_LOC(100)
    ) clk_stim ( .clkv(tb_stim_clk), .rstnv(tb_stim_rstn), .rstv() )
```

Generate a 50/50 duty cycle set of clocks and reset.

# slave\_axis\_stim

Device under test SLAVE stimulus module.

#### dut

Device under test, axis\_moving\_average

# slave\_axis\_stim

Device under test SLAVE stimulus module.

# tb cocotb.v

#### **AUTHORS**

#### **JAY CONVERTINO**

#### **DATES**

#### 2024/12/11

#### **INFORMATION**

#### **Brief**

Test bench wrapper for cocotb

#### License MIT

Copyright 2024 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

#### tb cocotb

```
module tb_cocotb #(
parameter
BUS_WIDTH
=
1,
parameter
WEIGHT
=
1
) ( input aclk, input arstn, output [(BUS_WIDTH*8)-1:0] m_axis_tdata, output
```

Test bench for axis moving average. This will run a file through the system and write its output. These can then be compared to check for errors. If the files are identical, no errors. A FST file will be written.

#### **Parameters**

BUS\_WIDTH Width of the bus input/output

parameter

**WEIGHT** Divisor for moving average, rounded to the highest power of two.

arameter

#### **Ports**

aclk Clock for AXIS

arstn Negative reset for AXIS

m\_axis\_tdata Output data

m\_axis\_tvalid When active high the output data is valid

m\_axis\_tready When set active high the output device is ready for data.

s\_axis\_tdata Input data

s\_axis\_tvalid When set active high the input data is valids\_axis\_tready When active high the device is ready for input data.

#### **INSTANTIATED MODULES**

#### dut

Device under test, axis\_moving\_average

# tb\_cocotb.py

#### **AUTHORS**

#### **JAY CONVERTINO**

#### **DATES**

#### 2024/12/09

#### **INFORMATION**

#### **Brief**

Cocoth test bench

#### License MIT

Copyright 2024 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

#### **FUNCTIONS**

# moving\_average

```
async def moving_average(
dut
)
```

Emulate verilog moving average function for unsigned numbers only, this is a coroutine that runs at the same time as the main.

#### **Parameters**

dut device under test from cocotb test.

# random\_bool

```
def random_bool()
```

Return a infinte cycle of random bools

Returns: List

# start\_clock

```
def start_clock(
dut
)
```

Start the simulation clock generator.

#### **Parameters**

**dut** Device under test passed from cocotb test function

# reset\_dut

```
async def reset_dut(
dut
)
```

Cocotb coroutine for resets, used with await to make sure system is reset.

#### **Parameters**

dut Device under test passed from cocotb.

#### conversion\_test

```
@cocotb.test()
async def conversion_test(
dut
)
```

Coroutine that is identified as a test routine. This routine tests for conversion based on current input to output size conversion.

#### **Parameters**

dut Device under test passed from cocotb.

# conversion\_test\_rand\_ready

```
@cocotb.test()
async def conversion_test_rand_ready(
dut
)
```

Coroutine that is identified as a test routine. This routine tests for conversion based on current input to output size conversion.

#### **Parameters**

dut Device under test passed from cocotb.

# in\_reset

```
@cocotb.test()
async def in_reset(
dut
)
```

Coroutine that is identified as a test routine. This routine tests if device stays in unready state when in reset.

#### **Parameters**

dut Device under test passed from cocotb.

# no\_clock

```
@cocotb.test()
async def no_clock(
dut
)
```

Coroutine that is identified as a test routine. This routine tests if no ready when clock is lost and device is left in reset.

#### **Parameters**

dut Device under test passed from cocotb.