# tb cocotb.v

## **AUTHORS**

## **JAY CONVERTINO**

#### **DATES**

## 2025/04/24

# **INFORMATION**

## **Brief**

Test bench wrapper for cocotb

## **License MIT**

Copyright 2025 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

## tb\_cocotb

```
module tb_cocotb #(
parameter
CLOCK_SPEED
=
2000000,
parameter
BUS_WIDTH
=
4,
parameter
SELECT_WIDTH
=
1,
parameter
```

```
RATE
= 115200
) ( input aclk, input arstn, input [BUS_WIDTH*8-1:0] s_axis_tdata, input s_a
```

SPI core with axis input/output data. Read/Write is size of BUS\_WIDTH bytes. Write activates core for read.

#### **Parameters**

CLOCK\_SPEED This is the aclk frequency in Hz, this is the the frequency used for the bus and is

parameter divided by the rate.

**BUS\_WIDTH** AXIS data width in bytes.

parameter

**SELECT\_WIDTH** Bit width of the slave select.

parameter

**RATE** Select the data rate of the spi core.

parameter

#### **Ports**

aclk Clock for AXIS

arstn Negative reset for AXIS s\_axis\_tdata Input data for UART TX.

s\_axis\_tvalid When set active high the input data is valid

**s\_axis\_tready** When active high the device is ready for input data.

m\_axis\_tdata Output data from UART RX

m\_axis\_tvalid When active high the output data is valid

m\_axis\_tready When set active high the output device is ready for data.sclk spi clock, should only drive output pins to devices.

 mosi
 transmit for master output

 miso
 receive for master input

 ssn\_i
 slave select input

 ssn\_o
 slave select output

 rate
 output rate of spi core.

parameter

cpol clock polarity of spi\_clk
cpha clock phase of spi\_clk

miso\_dcountCurrent number of input bits available from parallel register.mosi\_dcountcurrent number of output bits available to serial shift output.

# **INSTANTIATED MODULES**

## dut

```
axis_spi_master #(

CLOCK_SPEED(CLOCK_SPEED),

BUS_WIDTH(BUS_WIDTH),

SELECT_WIDTH(SELECT_WIDTH)
```

```
) dut ( .aclk(aclk), .arstn(arstn), .s_axis_tdata(s_axis_tdata), .s_axis_t
```

Device under test,  $axis\_spi\_master$