# axis\_uart\_tx.v

#### **AUTHORS**

## **JAY CONVERTINO**

#### **DATES**

### 2021/06/24

## **INFORMATION**

#### **Brief**

UART TX from AXIS bus.

#### **License MIT**

Copyright 2021 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

## axis uart tx

```
module axis_uart_tx #(
parameter
PARITY_ENA
=
0,
parameter
PARITY_TYPE
=
1,
parameter
STOP_BITS
```

```
| =
1,
parameter
DATA_BITS
| =
8,
parameter
DELAY
| =
0
) ( input aclk, input arstn, input [DATA_BITS-1:0] s_axis_tdata, input s_axis_s_axis_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_axis_s_a
```

AXIS UART TX, simple UART TX from AXI Streaming interface.

#### **Parameters**

**PARITY\_ENA** Enable Parity for the data in and out.

parameter
PARITY\_TYPE

Set the parity type, 0 = even, 1 = odd, 2 = mark, 3 = space.

parameter

**STOP\_BITS** Number of stop bits, 0 to crazy non-standard amounts.

parameter

**DATA\_BITS** Number of data bits, 1 to crazy non-standard amounts.

parameter

**DELAY** Delay in tx data output. Delays the time to output of the data.

parameter

#### **Ports**

aclk Clock for AXIS

arstnNegative reset for AXISs\_axis\_tdataInput data for UART TX.

**s\_axis\_tvalid** When set active high the input data is valid

**s\_axis\_tready** When active high the device is ready for input data.

uart\_clk
Clock used for BAUD rate generation

**uart\_ena** When active high enable UART transmit state.

txd transmit for UART (output to RX)