# AXIS\_STRING\_TO\_AXIS\_DATA



November 20, 2024

Jay Convertino

# **Contents**

| 1 | Usage                         | 2 |
|---|-------------------------------|---|
|   | 1.1 Introduction              | 2 |
|   | 1.2 Dependencies              | 2 |
|   | 1.2.1 fusesoc_info Depenecies | 2 |
|   | 1.3 In a Project              |   |
| 2 | Architecture                  | 2 |
| 3 | Building                      | 3 |
|   | 3.1 fusesoc                   | 3 |
|   | 3.2 Source Files              | 3 |
|   | 3.2.1 fusesoc_info File List  | 3 |
|   | 3.3 Targets                   | 4 |
|   | 3.3.1 fusesoc_info Targets    | 4 |
|   | 3.4 Directory Guide           | 4 |
| 4 | Simulation                    | 5 |
|   | 4.1 iverilog                  | 5 |
|   | 4.2 cocotb                    |   |
| 5 | Module Documentation          | 6 |
|   | 5.1 axis string to axis data  | 7 |

## 1 Usage

#### 1.1 Introduction

This core takes a incoming string, removes the delimiters, terminators, and prefixs. After this all HEX value characters are converted into there binary values and output to the ports specified by the prefix.

## 1.2 Dependencies

The following are the dependencies of the cores.

- fusesoc 2.X
- iverilog (simulation)
- cocotb (simulation)

#### 1.2.1 fusesoc\_info Depenecies

- dep
  - AFRL:utility:helper:1.0.0
- · dep\_tb
  - AFRL:simulation:axis stimulator
  - AFRL:simulation:clock stimulator

## 1.3 In a Project

Simply use this core between a sink and source AXIS devices. This will convert from input string into an output data one character at a time. Check the code to see if others will work correctly.

## 2 Architecture

The only module is the axis\_string\_to\_axis\_data module. It is listed below.

• axis\_string\_to\_axis\_data Implement an algorithm to convert input string to data (see core for documentation).

The only always process converts the input string to data.

- 1. If destination device is ready, clear oout registered output.
- 2. if we have valid data, insert it into the buffer and increment count.
  - (a) Counter down to last element? Clear and reset to full length.
  - (b) if we have the terminator and delimiter, process buffer.
    - Check for the type of prefix, based on that prefix look at each nibble and offset by its ASCII 0 to F to 0 to 15 binary.
    - ii. Check for set or clear keywork, if set output data. If clear, remove all data.

Please see 5 for more information.

## 3 Building

The AXIS string to AXIS data core is written in Verilog 2001. They should synthesize in any modern FPGA software. The core comes as a fusesoc packaged core and can be included in any other core. Be sure to make sure you have meet the dependencies listed in the previous section.

#### 3.1 fusesoc

Fusesoc is a system for building FPGA software without relying on the internal project management of the tool. Avoiding vendor lock in to Vivado or Quartus. These cores, when included in a project, can be easily integrated and targets created based upon the end developer needs. The core by itself is not a part of a system and should be integrated into a fusesoc based system. Simulations are setup to use fusesoc and are a part of its targets.

#### 3.2 Source Files

#### 3.2.1 fusesoc info File List

- src
  - 'src/axis string to axis data.v': 'file type': 'verilogSource'
- tb
  - 'tb/tb axis.v': 'file type': 'verilogSource'
  - 'tb/in.txt': 'file\_type': 'user', 'copyto': '.'

## 3.3 Targets

#### 3.3.1 fusesoc\_info Targets

- default
  - Info: Default for IP intergration.
  - src
  - dep
- sim

Info: Test text input to core, and view its data output in binary.

- src
- dep
- tb
- dep\_tb

## 3.4 Directory Guide

Below highlights important folders from the root of the directory.

- 1. **docs** Contains all documentation related to this project.
  - **manual** Contains user manual and github page that are generated from the latex sources.
- 2. src Contains source files for the core
- 3. **tb** Contains test bench files for iverilog and cocotb
  - cocotb testbench files

## 4 Simulation

There are a few different simulations that can be run for this core.

## 4.1 iverilog

iverilog is used for simple test benches for quick verification, visually, of the core.

## 4.2 cocotb

Future simulations will use cocotb. This feature is not yet implemented.

## **5 Module Documentation**

There is a single async module for this core.

• axis\_string\_to\_axis\_data AXIS string to AXIS data, convert input string to data.

The next sections document the module in great detail.

## axis\_string\_to\_axis\_data.v

#### **AUTHORS**

## **JAY CONVERTINO**

#### **DATES**

#### 2022/09/19

### **INFORMATION**

#### **Brief**

Take input string data and process it into tuser/tdata output.

#### **License MIT**

Copyright 2022 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

## axis\_string\_to\_axis\_data

```
module axis_string_to_axis_data #(
parameter
DELIMITER
=
";"
parameter
TERMINATION
=
"\n"
parameter
STRING_LEN
```

```
4,
parameter
MBUS_WIDTH
parameter
USER_WIDTH
parameter
DEST_WIDTH
parameter
PREFIX_LEN
parameter
DATA_PREFIX
п#п,
parameter
DEST_PREFIX
=
"&",
parameter
USER_PREFIX
0.40
 parameter
KEYWORD_LEN
parameter
SET_KEYWORD
"set",
parameter
CLR_KEYWORD
"clr"
) ( input aclk, input arstn, output [(MBUS_WIDTH*8)-1:0] m_axis_tdata, outpu
```

Parse raw binary data into ASCII string output.

#### **Parameters**

| <b>DELIMITER</b> parameter | break value between multple strings                                              |
|----------------------------|----------------------------------------------------------------------------------|
| TERMINATION parameter      | termination value of full string from serial port, byte only. (\n = 0A \r = 0D). |
| STRING_LEN<br>parameter    | max lenth of string including delimiter                                          |
| MBUS_WIDTH<br>parameter    | bus width of master (data) output                                                |
| USER_WIDTH<br>parameter    | user width of master bus, only in 4 bit nibbles, and at least 4 bits.            |
| DEST_WIDTH<br>parameter    | dest width of master bus, only in 4 bit nibbles, and at least 4 bits.            |
| PREFIX_LEN                 | length of following prefix strings in bytes.                                     |

parameter

**DATA\_PREFIX** prefix for data hex strings

parameter

**DEST\_PREFIX** prefix for destination hex strings

parameter

**USER\_PREFIX** prefix for user hex strings

arameter

**KEYWORD\_LEN** length of the following keywords

parameter

**SET\_KEYWORD** keyword to output data over tdata,tuser,tdest on master interface.

parameter

**CLR\_KEYWORD** keyword to clear output data and buffers of master interface.

parameter

#### **Ports**

aclk Clock for AXIS

arstn Negative reset for AXIS

m\_axis\_tdata Output data

m\_axis\_tvalid When active high the output data is valid

m\_axis\_tuser Output user data

m\_axis\_tdest Output destination data

**m\_axis\_tready** When set active high the output device is ready for data.

**s\_axis\_tdata** Input string data

**s\_axis\_tvalid** When set active high the input data is valid

**s\_axis\_tready** When active high the device is ready for input data.