# AXIS\_UART



June 11, 2025

Jay Convertino

# **Contents**

| 1 | Usa | ige :                         | 2 |
|---|-----|-------------------------------|---|
|   | 1.1 | Introduction                  | 2 |
|   | 1.2 | Dependencies                  | 2 |
|   |     | 1.2.1 fusesoc_info Depenecies | 2 |
|   | 1.3 | In a Project                  |   |
| 2 | Arc | hitecture                     | 2 |
| 3 | Bui | lding :                       | 3 |
|   | 3.1 | fusesoc                       | 3 |
|   | 3.2 | Source Files                  | 3 |
|   |     | 3.2.1 fusesoc info File List  | 3 |
|   | 3.3 | Targets                       | 3 |
|   |     | 3.3.1 fusesoc_info Targets    | 3 |
|   | 3.4 | Directory Guide               | 4 |
| 4 | Sim | ulation !                     | 5 |
| - |     | cocotb                        |   |
| 5 | Мо  | dule Documentation            | 6 |
| - |     | axis_uart                     |   |
|   | 5.2 | tb cocotb full python         | 0 |
|   |     | th cocoth full verilog        |   |

# 1 Usage

### 1.1 Introduction

UART core for TTL rs232 software mode data communications. Handshake in progress. This contains its own internal baud rate generator that creates an enable to allow data output or sampling. Baud clock and aclk can be the same clock.

RTS/CTS is implemented, but untested at the moment.

# 1.2 Dependencies

The following are the dependencies of the cores.

- · fusesoc 2.X
- · iverilog (simulation)
- cocotb (simulation)

# 1.2.1 fusesoc\_info Depenecies

- dep
  - AFRL:clock:mod clock ena gen:1.1.1
  - AFRL:utility:helper:1.0.0
  - AFRL:simple:piso:1.0.0
  - AFRL:simple:sipo:1.0.0

# 1.3 In a Project

This core connects a UART to the AXIS bus. Meaning this is a streaming device only. Connect the RX/TX to the UART in question and connect the AXIS to its intended endpoints.

# 2 Architecture

This core is made up of other cores that are documented in detail in there source. The cores this is made up of are the,

- axis\_uart Interface with UART and present the data over AXIS interface (see core for documentation).
- mod\_clk\_gen\_ena Generates enable pulses at the baud rate based on the input clock.

- PISO Take parallel input data and output in a serial fashion.
- SIPO Take serial data input and output parallel data.

# 3 Building

The AXIS UART is written in Verilog 2001. It should synthesize in any modern FPGA software. The core comes as a fusesoc packaged core and can be included in any other core. Be sure to make sure you have meet the dependencies listed in the previous section. Linting is performed by verible using the lint target.

## 3.1 fusesoc

Fusesoc is a system for building FPGA software without relying on the internal project management of the tool. Avoiding vendor lock in to Vivado or Quartus. These cores, when included in a project, can be easily integrated and targets created based upon the end developer needs. The core by itself is not a part of a system and should be integrated into a fusesoc based system. Simulations are setup to use fusesoc and are a part of its targets.

#### 3.2 Source Files

### 3.2.1 fusesoc info File List

- src
  - src/axis uart.v
- · tb cocotb full
  - 'tb/tb\_cocotb\_full.py': 'file\_type': 'user', 'copyto': '.'
  - 'tb/tb\_cocotb\_full.v': 'file\_type': 'verilogSource'

## 3.3 Targets

# 3.3.1 fusesoc\_info Targets

default

Info: Default for IP intergration.

lint

Info: Lint with Verible

• sim\_cocotb\_full

Info: Cocotb unit tests

# 3.4 Directory Guide

Below highlights important folders from the root of the directory.

- 1. **docs** Contains all documentation related to this project.
  - **manual** Contains user manual and github page that are generated from the latex sources.
- 2. **src** Contains source files for the core
- 3. **tb** Contains test bench files for iverilog and cocotb
  - cocotb testbench files

# 4 Simulation

There are a few different simulations that can be run for this core.

# 4.1 cocotb

To use the cocotb tests you must install the following python libraries.

```
$ pip install cocotb
$ pip install cocotbext-axi
```

Each module has a cocotb based simulation. These use the cocotb extensions made by Alex. The two extensions used are cocotbext-axi and cocotbext-uart. These provide outside verification of the implimentation.

 sim\_cocotb\_full Standard simulation of TX/RX passing data to and from cocotbexts.

Then you must use the cocotb sim target. The targets above can be run with various bus and fifo parameters.

\$ fusesoc run —target AFRL:device\_converter:axis\_uart:1.0.0

# **5 Module Documentation**

• axis\_uart Wrapper for all UART modules to create a singular device to interface with.

# axis uart.v

#### **AUTHORS**

#### JAY CONVERTINO

#### **DATES**

#### 2021/06/24

### **INFORMATION**

#### **Brief**

V2 upgrade to UART that will create a full UART compatible IP DTE device.

#### **License MIT**

Copyright 2021 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

#### axis\_uart

```
module axis_uart #(
parameter
CLOCK_SPEED
=
2000000,
parameter
BUS_WIDTH
=
1,
parameter
RX_BAUD_DELAY
=
0,
parameter
```

```
TX_BAUD_DELAY

=
0

) ( input wire aclk, input wire arstn, input wire [ 2:0] reg_parity, input w
```

AXIS UART DTE, a UART with AXI Streaming interface.

#### **Parameters**

**CLOCK\_SPEED** This is the aclk frequency in Hz parameter

BUS\_WIDTH AXIS data bus width in bytes.

parameter

**RX\_BAUD\_DELAY** DELAY RX internal baud rate by CLOCK\_SPEED number of cycles.

parameter

TX\_BAUD\_DELAY DELAY TX internal baud rate by CLOCK\_SPEED number of cycles.

parameter

#### **Ports**

aclk Clock for AXIS

arstn Negative reset for AXIS

reg\_parity Set the parity type, 0 = none, 1 = odd, 2 = even, 3 = mark, 4 = space

**reg\_stop\_bits** Set the number of stop bits (0 to 3, 0=0, 1=1, 2=2, 3=??).

reg\_data\_bits Set the number of data bits up to the BUS\_WIDTH\*8 (1 to 16, all values are biased

by 1, 0+1=1).

reg\_baud\_rate Frequency in Hz for the output/input data rate. This can be up to half of AXIS clock

(any 32 bit unsigned value in Hz).

**reg\_istatus\_bits** Collection of input status bits for dtr,cts,dts,dcd.

s\_axis\_tdata Input data for UART TX.

s\_axis\_tvalid When set active high the input data is valid

**s\_axis\_tready** When active high the device is ready for input data.

m\_axis\_tdata Output data from UART RX

m\_axis\_tvalid When active high the output data is valid

m\_axis\_tready When set active high the output device is ready for data.

uart\_clk Clock used for BAUD rate generation

uart\_rstn Negative reset for UART, for anything clocked on uart\_clk

tx transmit for UART (output to RX)
rx receive for UART (input from TX)
rts request to send is a loop with CTS

dtr data terminal ready

cts clear to send is a loop with RTS

ri ring indicator

### **INSTANTIATED MODULES**

### uart\_baud\_gen\_tx

mod\_clock\_ena\_gen #(

```
CLOCK_SPEED(CLOCK_SPEED),

DELAY(TX_BAUD_DELAY)
) uart_baud_gen_tx ( .clk(aclk), .rstn(arstn), .start0(1'b1), .clr(s_axis_tr
```

Generates TX BAUD rate for UART modules using modulo divide method.

# uart\_baud\_gen\_rx

Generates RX BAUD rate for UART modules using modulo divide method.

# inst\_piso

```
piso #(
    BUS_WIDTH(BUS_WIDTH),
    DEFAULT_RESET_VAL(1),
    DEFAULT_SHIFT_VAL(1)
) inst_piso ( .clk(aclk), .rstn(arstn), .ena(s_tx_uart_ena), .rev(1'b1), .lc
```

take axis input parallel data at bus size, and output the word to the UART  $\mathsf{TX}$ 

# inst\_sipo

```
sipo #(
BUS_WIDTH(BUS_WIDTH)
) inst_sipo ( .clk(aclk), .rstn(arstn), .ena(s_rx_uart_ena), .rev(1'b1), .
```

take UART RX data, and output the word to the parallel data bus.

| tb_cocotb.py                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AUTHORS                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| JAY CONVERTINO                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DATES                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2024/12/09                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| INFORMATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Brief                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Cocotb test bench                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| License MIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Copyright 2024 Jay Convertino                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without imitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:                              |
| The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.                                                                                                                                                                                                                                                                                                                                               |
| THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| FUNCTIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| random_bool                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| <pre>def random_bool()</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Return a infinte cycle of random bools Returns: List                                                                                                                                                                                                                                                                                                                                                                                                                         |

start\_clock

```
def start_clock(
dut
)
```

Start the simulation clock generator.

#### **Parameters**

dut Device under test passed from cocotb test function

# reset\_dut

```
async def reset_dut(
dut
)
```

Cocotb coroutine for resets, used with await to make sure system is reset.

# single\_word

```
@cocotb.test()
async def single_word(
dut
)
```

Coroutine that is identified as a test routine. This routine tests for writing a single word, and then reading a single word.

### **Parameters**

dut Device under test passed from cocotb.

# tb cocotb.v

#### **AUTHORS**

### **JAY CONVERTINO**

#### **DATES**

### 2025/01/21

### **INFORMATION**

#### **Brief**

Test bench wrapper for cocotb

#### **License MIT**

Copyright 2025 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

### tb\_cocotb

```
module tb_cocotb #(
parameter
CLOCK_SPEED
=
2000000,
parameter
BUS_WIDTH
=
1,
parameter
RX_BAUD_DELAY
=
0,
parameter
```

```
TX_BAUD_DELAY

=
0
) ( input wire aclk, input wire arstn, input wire [ 2:0] reg_parity, input w
```

Test bench for axis uart.

AXIS UART DTE, a UART with AXI Streaming interface.

#### **Parameters**

CLOCK\_SPEED This is the aclk frequency in Hz

parameter

BUS\_WIDTH AXIS data bus width in bytes.

parameter

**RX\_BAUD\_DELAY** DELAY RX internal baud rate by CLOCK\_SPEED number of cycles.

arameter

TX\_BAUD\_DELAY DELAY TX internal baud rate by CLOCK\_SPEED number of cycles.

arameter

#### **Ports**

aclk Clock for AXIS

arstn Negative reset for AXIS

reg\_parity Set the parity type, 0 = none, 1 = odd, 2 = even, 3 = mark, 4 = space

**reg\_stop\_bits** Set the number of stop bits (0 to 3, 0=0, 1=1, 2=2, 3=??).

reg\_data\_bits Set the number of data bits up to the BUS\_WIDTH\*8 (1 to 16, all values are biased

by 1, 0+1=1).

reg\_baud\_rate Frequency in Hz for the output/input data rate. This can be up to half of AXIS clock

(any 32 bit unsigned value in Hz).

**reg\_istatus\_bits** Collection of input status bits for dtr,cts,dts,dcd.

s\_axis\_tdata Input data for UART TX.

s\_axis\_tvalids\_axis\_treadyWhen set active high the input data is validby the input data is validc is ready for input data.

m\_axis\_tdata Output data from UART RX

m\_axis\_tvalid When active high the output data is valid

m\_axis\_tready When set active high the output device is ready for data.

uart\_clk Clock used for BAUD rate generation

tx transmit for UART (output to RX)

rx receive for UART (input from TX)

rts request to send is a loop with CTS

dtr data terminal ready

cts clear to send is a loop with RTS

ri ring indicator

#### **INSTANTIATED MODULES**

### dut

Device under test, axis\_uart