# axis uart.v

#### **AUTHORS**

#### **JAY CONVERTINO**

#### **DATES**

### 2021/06/24

# **INFORMATION**

## **Brief**

V2 upgrade to UART that will create a full UART compatible IP DTE device.

#### **License MIT**

Copyright 2021 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

#### axis uart

```
module axis_uart #(
parameter
CLOCK_SPEED
=
2000000,
parameter
BUS_WIDTH
=
1,
parameter
RX_BAUD_DELAY
=
0,
parameter
```

```
TX_BAUD_DELAY

=
0
) ( input wire aclk, input wire arstn, input wire [ 2:0] reg_parity, input w
```

AXIS UART DTE, a UART with AXI Streaming interface.

#### **Parameters**

CLOCK\_SPEED This is the aclk frequency in Hz parameter

BUS\_WIDTH AXIS data bus width in bytes.

parameter

RX\_BAUD\_DELAY DELAY RX internal baud rate by CLOCK\_SPEED number of cycles.

parameter

TX\_BAUD\_DELAY DELAY TX internal baud rate by CLOCK\_SPEED number of cycles.

parameter

#### **Ports**

aclk Clock for AXIS

arstn Negative reset for AXIS

reg\_parity Set the parity type, 0 = none, 1 = odd, 2 = even, 3 = mark, 4 = space

reg\_stop\_bits Set the number of stop bits (0 to 3, 0=0, 1=1, 2=2, 3=??).

reg\_data\_bits Set the number of data bits up to the BUS\_WIDTH\*8 (1 to 16, all values are biased

by 1, 0+1=1).

reg\_baud\_rate Frequency in Hz for the output/input data rate. This can be up to half of AXIS clock

(any 32 bit unsigned value in Hz).

s\_axis\_tdata Input data for UART TX.

s\_axis\_tvalid When set active high the input data is valid

**s\_axis\_tready** When active high the device is ready for input data.

m\_axis\_tdata Output data from UART RX

m\_axis\_tvalid When active high the output data is valid

m\_axis\_tready When set active high the output device is ready for data.

uart\_clk Clock used for BAUD rate generation

uart\_rstn Negative reset for UART, for anything clocked on uart\_clk

tx transmit for UART (output to RX)

rx receive for UART (input from TX)

rts request to send is a loop with CTS

dtr data terminal ready

cts clear to send is a loop with RTS

ri ring indicator

#### **INSTANTIATED MODULES**

### uart\_baud\_gen\_tx

mod\_clock\_ena\_gen #(

```
CLOCK_SPEED(CLOCK_SPEED),

DELAY(TX_BAUD_DELAY)
) uart_baud_gen_tx ( .clk(aclk), .rstn(arstn), .start0(1'b1), .clr(s_axis_tr
```

Generates TX BAUD rate for UART modules using modulo divide method.

# uart\_baud\_gen\_rx

Generates RX BAUD rate for UART modules using modulo divide method.

# inst\_piso

```
piso #(
BUS_WIDTH(BUS_WIDTH),

DEFAULT_RESET_VAL(1),

DEFAULT_SHIFT_VAL(1)
) inst_piso ( .clk(aclk), .rstn(arstn), .ena(s_tx_uart_ena), .rev(1'b1), .lc
```

take axis input parallel data at bus size, and output the word to the UART  $\mathsf{TX}$ 

# inst\_sipo

```
sipo #(

BUS_WIDTH(BUS_WIDTH)
) inst_sipo ( .clk(aclk), .rstn(arstn), .ena(s_rx_uart_ena), .rev(1'b1), .
```

take UART RX data, and output the word to the parallel data bus.