# up\_1553.v

#### **AUTHORS**

#### **JAY CONVERTINO**

#### **DATES**

### 2024/10/17

### **INFORMATION**

### **Brief**

uP Core for interfacing with simple 1553 communications.

#### **License MIT**

Copyright 2024 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

### up\_1553

```
module up_1553 #(
parameter
ADDRESS_WIDTH
=
32,
parameter
BUS_WIDTH
=
4,
parameter
CLOCK_SPEED
=
100000000
)
```

```
(
input
clk,
input
rstn,
input
up_rreq,
output
up_rack,
input
[ADDRESS_WIDTH-(BUS_WIDTH/2)-1:0]
up\_raddr,
output
[(BUS_WIDTH*8)-1:0]
up_rdata,
input
up_wreq,
output
up_wack,
input
 [ADDRESS_WIDTH-(BUS_WIDTH/2)-1:0]
up_waddr,
input
 [(BUS_WIDTH*8)-1:0]
up_wdata,
input
[1:0]
rx_diff,
output
[1:0]
tx_diff,
output
tx_active,
output
irq
```

uP based 1553 communications device.

#### **Parameters**

ADDRESS\_WIDTH Width of the uP address port, max 32 bit. parameter

BUS\_WIDTH Width of the uP bus data port.

parameter

CLOCK\_SPEED This is the aclk frequency in Hz

parameter

input

#### Ports

clk Clock for all devices in the core

**rstn** Negative reset

input

up\_rreq uP bus read request

up\_rack uP bus read ack

out out

up\_raddr uP bus read address

input [ADDRESS\_WIDTH-(BUS\_WIDTH/ 2)- 1:0]

up\_rdata uP bus read data output [(BUS\_WIDTH\* 8)- 1:8]

```
uP bus write request
up_wreq
input [(BUS_WIDTH* 8)- 1:8]
up_wack
                                                uP bus write ack
output [(BUS_WIDTH* 8)- 1:0]
up_waddr
                                                uP bus write address
input [ADDRESS_WIDTH-(BUS_WIDTH/ 2)- 1:0]
up_wdata
                                                uP bus write data
input [(BUS_WIDTH* 8)- 1:0]
rx_diff
                                                 Input differential signal for 1553 bus
input [1:0]
tx_diff
                                                 Output differential signal for 1553 bus
output [1:0]
tx_active
                                                 Enable output of differential signal as this indicates tx is
output [1:0]
                                                 active (for signal switching on 1553 module)
                                                 Interrupt when data is received
irq
output [1:0]
```

### **DIVISOR**

```
localparam DIVISOR = BUS_WIDTH/2
```

Divide the address register default location for 1 byte access to multi byte access. (register offsets are byte offsets).

### FIFO\_DEPTH

```
localparam FIFO_DEPTH = 16
```

Depth of the fifo, matches UART LITE (xilinx), so I kept this just cause

# DATA\_BITS

```
localparam DATA_BITS = 21
```

Number of bits in RX/TX FIFO that are valid.

# **REGISTER INFORMATION**

Core has 4 registers at the offsets that follow.

RX\_FIFO\_REG h0
TX\_FIFO\_REG h4
STATUS\_REG h8
CONTROL\_REG hC

# RX\_FIFO\_REG

```
localparam RX_FIFO_REG = 4'h0 >> DIVISOR
```

Defines the address offset for RX FIFO

| RX FIFO REGISTER   |  |               |  |
|--------------------|--|---------------|--|
| 31:20 20:16        |  | 15:0          |  |
| UNUSED STATUS DATA |  | RECEIVED DATA |  |

Valid bits are from 20:0. Bits 20:16 are status bits information about the data. Bit 15:0 are data.

#### **Status Bits**

{S:1,D:1,TY:3}

- Type is 3 bits, 000 NA, 001 = REG, 010 = DATA, 100 = CMD/STATUS
- **D** Delay Enabled is 1 bit, 1 is there was be a delay of 4 us or more, or 0 no delay.
- S Sync only when 1, normal is 0

# TX FIFO REG

```
localparam TX_FIFO_REG = 4'h4 >> DIVISOR
```

Defines the address offset to write the TX FIFO.

| TX FIFO REGISTER |             |               |  |
|------------------|-------------|---------------|--|
| 31:20 20:16      |             | 15:0          |  |
| UNUSED           | STATUS DATA | TRANSMIT DATA |  |

Valid bits are from 20:0. Bits 20:16 are status bits information about the data. Bit 15:0 are data.

#### **Status Bits**

{S:1,D:1,TY:3}

- **TY** Type is 3 bits, 000 NA, 001 = REG, 010 = DATA, 100 = CMD/STATUS
- **D** Delay Enabled is 1 bit, 1 is there must be a delay of 4 us or more, or 0 no delay.
- S Sync only when 1, normal is 0

# STATUS REG

```
localparam STATUS_REG = 4'h8 >> DIVISOR
```

Defines the address offset to read the status bits.

| STATUS REGISTER |            |           |        |         |          |         |          |
|-----------------|------------|-----------|--------|---------|----------|---------|----------|
| 31:7            | 6          | 5         | 4      | 3       | 2        | 1       | 0        |
| UNUSED          | Parity_err | frame_err | irq_en | tx_full | tx_empty | rx_full | rx_valid |

# **Status Register Bits**

frame\_err 5, When 1 an error in the RX frame has occured (manchester data 2'b11 or 2'b00).

irq\_en 4, When 1 the IRQ is enabled by CONTROL\_REG

tx\_full 3, When 1 the tx fifo is full.
tx\_empty 2, When 1 the tx fifo is empty.
rx\_full 1, When 1 the rx fifo is full.

rx\_valid 0, When 1 the rx fifo contains valid data.

# CONTROL\_REG

localparam CONTROL\_REG = 4'hC

Defines the address offset to set the control bits.

| CONTROL REGISTER |              |        |            |            |
|------------------|--------------|--------|------------|------------|
| 31:5             | 4            | 3:2    | 1          | 0          |
| UNUSED           | ENA_INTR_BIT | UNUSED | RST_RX_BIT | RST_TX_BIT |

See Also: ENABLE\_INTR\_BIT, RESET\_RX\_BIT, RESET\_TX\_BIT

# **Control Register Bits**

**ENABLE\_INTR\_BIT** 4, Control Register offset bit for enabling the interrupt.

RESET\_RX\_BIT 1, Control Register offset bit for resetting the RX FIFO.

RESET\_TX\_BIT 0, Control Register offset bit for resetting the TX FIFO.

### inst\_axis\_1553

Decode/Encode differential 1553 data stream to AXIS data format.

### inst rx fifo

Buffer up to 16 items output from the axis\_1553\_encoder.

# inst\_tx\_fifo

Buffer up to 16 items to input to the axis\_1553\_decoder.