# axi\_lite\_gpio.v

#### **AUTHORS**

#### JAY CONVERTINO

#### **DATES**

#### 2024/07/25

#### **INFORMATION**

#### **Brief**

AXI Lite GPIO is a core for creating a generic programmable input/output

#### License MIT

Copyright 2024 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

#### axi\_lite\_gpio

```
module axi_lite_gpio #(
parameter
ADDRESS_WIDTH
=
32,
parameter
BUS_WIDTH
=
4,
parameter
GPIO_WIDTH
=
32,
parameter
```

```
IRQ_ENABLE

| The standard of the standard of
```

AXI Lite based gpio device.

#### **Parameters**

ADDRESS\_WIDTH Width of the axi address bus, max 32 bit.

parameter

GPIO\_WIDTH Width of the GPIO for inputs and outputs

parameter

IRQ\_ENABLE Enable interrupt

parameter

s\_axi\_wstrb

#### **Ports**

aclk Clock for all devices in the core
arstn Negative reset

Axi Lite w strb

s\_axi\_awvalid Axi Lite aw valid
s\_axi\_awaddr Axi Lite aw addr
s\_axi\_awprot Axi Lite aw prot
s\_axi\_awready Axi Lite aw ready
s\_axi\_wvalid Axi Lite w valid
s\_axi\_wdata Axi Lite w data

s\_axi\_wready
 s\_axi\_bvalid
 s\_axi\_bresp
 s\_axi\_bready
 s\_axi\_bready
 s\_axi\_arvalid
 Axi Lite b resp
 Axi Lite b ready
 Axi Lite ar valid

s\_axi\_araddrs\_axi\_arprots\_axi\_arreadys\_axi\_readys\_axi\_rvalidAxi Lite ar readyAxi Lite r valid

s\_axi\_rdataAxi Lite r datas\_axi\_rrespAxi Lite r resps\_axi\_rreadyAxi Lite r ready

irq Interrupt when data is received

gpio\_io\_i Input for GPIO
gpio\_io\_o Output for GPIO
gpio\_io\_t Tristate for GPIO

### up\_rreq

wire up\_rreq

uP read bus request

```
up_rack
```

```
wire up_rack
```

uP read bus acknowledge

# up\_raddr

```
wire [ADDRESS_WIDTH-(
BUS_WIDTH

/
2
)-1:0] up_raddr
```

uP read bus address

### up\_rdata

```
wire [31:0] up_rdata
```

uP read bus request

#### up\_wreq

```
wire up_wreq
```

uP write bus request

### up\_wack

```
wire up_wack
```

uP write bus acknowledge

# up\_waddr

```
wire [ADDRESS_WIDTH-(
BUS_WIDTH

/
2
)-1:0] up_waddr
```

uP write bus address

### up\_wdata

```
wire [31:0] up_wdata
```

uP write bus data

### **INSTANTIANTED MODULES**

### inst\_up\_axi

```
up_axi #(

AXI_ADDRESS_WIDTH(ADDRESS_WIDTH)
) inst_up_axi ( .up_rstn (arstn), .up_clk (aclk), .up_axi_awvalid(s_axi_awv
```

Module instance of up\_axi for the AXI Lite bus to the uP bus.

### inst\_up\_gpio

```
up_gpio #(
ADDRESS_WIDTH(ADDRESS_WIDTH),
BUS_WIDTH(BUS_WIDTH),
GPIO_WIDTH(GPIO_WIDTH),
IRQ_ENABLE(IRQ_ENABLE)
) inst_up_gpio ( .clk(aclk), .rstn(arstn), .up_rreq(up_rreq), .up_rack(up_ra
```

Module instance of up\_gpio.