# wishbone\_classic\_gpio.v

#### **AUTHORS**

### **JAY CONVERTINO**

#### **DATES**

#### 2024/07/25

#### **INFORMATION**

#### **Brief**

Wishbone classic UART core.

#### **License MIT**

Copyright 2024 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

### wishbone classic gpio

```
module wishbone_classic_gpio #(
parameter
ADDRESS_WIDTH
=
32,
parameter
BUS_WIDTH
=
4,
parameter
GPIO_WIDTH
```

```
parameter
IRQ_ENABLE

(input clk, input rst, input s_wb_cyc, input s_wb_stb, input s_wb_we, input
```

AXI Lite based uart device.

#### **Parameters**

ADDRESS\_WIDTH Width of the address bus in bits.

parameter

**BUS\_WIDTH** Width of the data bus in bytes.

parameter

**GPIO\_WIDTH** Width of the GPIO for inputs and outputs

parameter

IRQ\_ENABLE Enable interrupt

parameter

#### **Ports**

**clk** Clock for all devices in the core

**rst** Positive reset

s\_wb\_cycs\_wb\_stbS\_wb\_weBus Cycle in processValid data transfer cycleS\_wb\_weActive High write, low read

s\_wb\_addr Bus address
s\_wb\_data\_i Input data
s\_wb\_sel Device Select

**s\_wb\_bte** Burst Type Extension

**s\_wb\_cti** Cycle Type

**s\_wb\_ack** Bus transaction terminated

**s\_wb\_data\_o** Output data

**s\_wb\_err** Active high when a bus error is present

irq Interrupt when data is received

gpio\_io\_igpio\_io\_ooutput for GPIOgpio\_io\_tTristate for GPIO

#### up\_rreq

wire up\_rreq

uP read bus request

### up\_rack

```
wire up_rack
```

uP read bus acknowledge

## up\_raddr

```
wire [ADDRESS_WIDTH-3:0] up_raddr
```

uP read bus address

### up\_rdata

```
wire [31:0] up_rdata
```

uP read bus request

### up\_wreq

```
wire up_wreq
```

uP write bus request

## up\_wack

```
wire up_wack
```

uP write bus acknowledge

## up\_waddr

```
wire [ADDRESS_WIDTH-3:0] up_waddr
```

uP write bus address

## up\_wdata

```
wire [31:0] up_wdata
```

uP write bus data

### **INSTANTIANTED MODULES**

## inst\_up\_wishbone\_classic

```
up_wishbone_classic #(

ADDRESS_WIDTH(ADDRESS_WIDTH),

BUS_WIDTH(BUS_WIDTH)
) inst_up_wishbone_classic ( .clk(clk), .rst(rst), .s_wb_cyc(s_wb_cyc), .s_v
```

 ${\bf Module\ instance\ of\ up\_wishbone\_classic\ for\ the\ Wishbone\ Classic\ bus\ to\ the\ uP\ bus.}$ 

## inst\_up\_gpio

```
up_gpio #(
ADDRESS_WIDTH(ADDRESS_WIDTH),
BUS_WIDTH(BUS_WIDTH),
GPIO_WIDTH(GPIO_WIDTH),
IRQ_ENABLE(IRQ_ENABLE)
) inst_up_gpio ( .clk(aclk), .rstn(arstn), .up_rreq(up_rreq), .up_rack(up_rack)
```

Module instance of up\_gpio.