# wishbone\_classic\_uart.v

#### **AUTHORS**

## **JAY CONVERTINO**

### **DATES**

### 2024/02/29

### **INFORMATION**

### **Brief**

AXI Lite 1553 is a core for interfacing with 1553 devices over the AXI lite bus.

### **License MIT**

Copyright 2024 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

### wishbone classic uart

```
module wishbone_classic_uart #(
parameter
ADDRESS_WIDTH
=
32,
parameter
BUS_WIDTH
=
4,
parameter
CLOCK_SPEED
```

```
100000000,
        parameter
        BAUD_RATE
        115200,
        parameter
        PARITY_ENA
        parameter
      PARITY_TYPE
      parameter
        STOP_BITS
        parameter
        DATA_BITS
      parameter
        RX_DELAY
        Θ,
      parameter
        RX_BAUD_DELAY
      parameter
        TX_DELAY
      parameter
      TX_BAUD_DELAY
) ( input clk, input rst, input s_wb_cyc, input s_wb_stb, input s_wb_we, input s_wb_we,
```

AXI Lite based uart device.

#### **Parameters**

**ADDRESS\_WIDTH** Width of the address bus in bits.

parameter

**BUS\_WIDTH** Width of the data bus in bytes.

parameter

**CLOCK\_SPEED** This is the aclk frequency in Hz

parameter

**BAUD\_RATE** Serial Baud, this can be any value including non-standard.

parameter

**PARITY\_ENA** Enable Parity for the data in and out.

parameter

**PARITY\_TYPE** Set the parity type, 0 = even, 1 = odd, 2 = mark, 3 = space.

parameter

**STOP\_BITS** Number of stop bits, 0 to crazy non-standard amounts.

parameter

**DATA\_BITS** Number of data bits, 1 to crazy non-standard amounts.

parameter

**RX\_DELAY** Delay in rx data input.

parameter

RX BAUD DELAY

Delay in rx baud enable. This will delay when we sample a bit (default is

parameter midpoint when rx delay is 0).

**TX DELAY** Delay in tx data output. Delays the time to output of the data.

parameter

**TX\_BAUD\_DELAY** Delay in tx baud enable. This will delay the time the bit output starts.

parameter

#### **Ports**

clk Clock for all devices in the core

**rst** Positive reset

s\_wb\_cycs\_wb\_stbS\_wb\_weBus Cycle in processValid data transfer cycles\_wb\_weActive High write, low read

s\_wb\_addr Bus address
s\_wb\_data\_i Input data
s\_wb\_sel Device Select

**s\_wb\_bte** Burst Type Extension

**s\_wb\_cti** Cycle Type

**s\_wb\_ack** Bus transaction terminated

**s\_wb\_data\_o** Output data

**s\_wb\_err** Active high when a bus error is present

irq Interrupt when data is received
 tx transmit for UART (output to RX)
 rx receive for UART (input from TX)
 rts request to send is a loop with CTS
 cts clear to send is a loop with RTS

### up rreq

wire up\_rreq

uP read bus request

### up\_rack

wire up\_rack

uP read bus acknowledge

## up\_raddr

wire [ADDRESS\_WIDTH-3:0] up\_raddr

uP read bus address

## up\_rdata

```
wire [31:0] up_rdata
```

uP read bus request

### up\_wreq

```
wire up_wreq
```

uP write bus request

## up\_wack

```
wire up_wack
```

uP write bus acknowledge

## up\_waddr

```
wire [ADDRESS_WIDTH-3:0] up_waddr
```

uP write bus address

## up\_wdata

```
wire [31:0] up_wdata
```

uP write bus data

### **INSTANTIANTED MODULES**

## inst\_up\_wishbone\_classic

Module instance of up\_wishbone\_classic for the Wishbone Classic bus to the uP bus.

## inst\_up\_uart

```
up_uart #(
ADDRESS_WIDTH(ADDRESS_WIDTH),
BUS_WIDTH(BUS_WIDTH),
CLOCK_SPEED(CLOCK_SPEED),
BAUD_RATE(BAUD_RATE),
PARITY_ENA(PARITY_ENA),
PARITY_TYPE(PARITY_TYPE),
STOP_BITS(STOP_BITS),
DATA_BITS(DATA_BITS),
RX_DELAY(RX_DELAY),
RX_BAUD_DELAY(RX_BAUD_DELAY),
TX_BAUD_DELAY(TX_BAUD_DELAY)
) inst_up_uart ( .clk(clk), .rstn(~rst), .up_rreq(up_rreq), .up_rack(up_rack)
```

Module instance of up\_uart creating a Logic wrapper for uart axis bus cores to interface with uP bus.