# tb cocotb wishbone standard.v

### **AUTHORS**

### **JAY CONVERTINO**

#### **DATES**

# 2025/04/30

## **INFORMATION**

# **Brief**

Test bench wrapper for cocotb

#### License MIT

Copyright 2025 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.BUS\_WIDTH

## tb\_cocotb

```
module tb_cocotb #(
parameter
ADDRESS_WIDTH
=
32,
parameter
BUS_WIDTH
=
4,
parameter
WORD_WIDTH
=
4,
parameter
```

```
CLOCK_SPEED
1000000000,
parameter
SELECT_WIDTH
parameter
DEFAULT_RATE_DIV
parameter
DEFAULT_CPOL
Θ,
parameter
DEFAULT_CPHA
Θ
)
                                                                                (
input
clk,
input
rst,
input
s_wb_cyc,
input
s_wb_stb,
input
s_wb_we,
input
 [ADDRESS_WIDTH-1:0]
s_wb_addr,
input
 .
[BUS_WIDTH*8-1:0]
s_wb_data_i,
input
 [BUS_WIDTH-1:0]
s_wb_sel,
output
s_wb_ack,
output
 [BUS_WIDTH*8-1:0]
s_wb_data_o,
output
s_wb_err,
output
irq,
output
sclk,
output
mosi,
input
miso,
output
 [SELECT_WIDTH-1:0]
ss_n
```

Wishbone Standard based SPI Master device.

## **Parameters**

ADDRESS\_WIDTH

Width of the uP address port, max 32 bit.

parameter

BUS\_WIDTH Width of the uP bus data port(can not be less than 2 bytes, max tested is 4).

parameter

WORD\_WIDTH Width of each SPI Master word. This will also set the bits used in the TX/RX

data registers. Must be less than or equal to BUS\_WIDTH 1 to 4. parameter

CLOCK\_SPEED This is the aclk frequency in Hz, this is the the frequency used for the bus and

is divided by the rate.

SELECT\_WIDTH Bit width of the slave select, defaults to 16 to match altera spi ip.

DEFAULT\_RATE\_DIV Default divider value of the main clock to use for the spi data output clock rate.

0 is 2 (2^(X+1) X is the DEFAULT\_RATE\_DIV) parameter

DEFAULT\_CPOL Default clock polarity for the core (0 or 1).

parameter

DEFAULT\_CPHA Default clock phase for the core (0 or 1).

parameter

input

## **Ports**

clk Clock for all devices in the core

Positive reset rst

input

s\_wb\_cyc Bus Cycle in process

Valid data transfer cycle s\_wb\_stb

s\_wb\_we Active High write, low read

input

 $s_wb_addr$ Bus address

input [ADDRESS\_WIDTH- 1:0]

s\_wb\_data\_i Input data

input [BUS\_WIDTH\* 8- 1:0]

Device Select

input [BUS\_WIDTH- 1:0]

s wb ack Bus transaction terminated output [BUS\_WIDTH- 1:0]

s\_wb\_data\_o Output data

output [BUS\_WIDTH\* 8- 1:0]

s\_wb\_err Active high when a bus error is present output [BUS\_WIDTH\* 8- 1:0]

Interrupt when data is received irq

output [BUS\_WIDTH\* 8- 1:0]

spi clock, should only drive output pins to devices. sclk output [BUS\_WIDTH\* 8- 1:0]

transmit for master output output [BUS\_WIDTH\* 8- 1:0]

receive for master input

input [BUS\_WIDTH\* 8- 1:0]

ss\_n slave select output

output [SELECT\_WIDTH- 1:0]

# **INSTANTIATED MODULES**

# dut

Device under test, wishbone\_standard\_spi\_master