# tb\_cocotb\_up.v

### **AUTHORS**

### **JAY CONVERTINO**

## **DATES**

## 2025/04/29

## **INFORMATION**

### **Brief**

Test bench wrapper for cocotb

### **License MIT**

Copyright 2025 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.BUS\_WIDTH

## tb\_cocotb

```
module tb_cocotb #(
parameter
ADDRESS_WIDTH
=
32,
parameter
BUS_WIDTH
=
4,
parameter
WORD_WIDTH
=
4,
parameter
```

```
CLOCK_SPEED
100000000,
parameter
SELECT_WIDTH
16,
parameter
DEFAULT_RATE_DIV
Θ,
parameter
DEFAULT_CPOL
Θ,
parameter
DEFAULT_CPHA
parameter
FIFO_ENABLE
Θ
)
                                                                            (
input
clk,
input
rstn,
input
up_rreq,
output
up_rack,
input
 [ADDRESS_WIDTH-(BUS_WIDTH/2)-1:0]
up_raddr,
output
 [(BUS_WIDTH*8)-1:0]
up_rdata,
input
up_wreq,
output
up_wack,
input
 [ADDRESS_WIDTH-(BUS_WIDTH/2)-1:0]
up_waddr,
input
 [(BUS_WIDTH*8)-1:0]
up_wdata,
output
irq,
output
sclk,
output
mosi,
input
miso,
output
 [SELECT_WIDTH-1:0]
ss_n
```

SPI Master core with axis input/output data. Read/Write is size of BUS\_WIDTH bytes. Write activates core for read.

**Parameters** 

ADDRESS\_WIDTH Width of the uP address port, max 32 bit.

**BUS WIDTH** Width of the uP bus data port(can not be less than 2 bytes, max tested is 4).

WORD WIDTH Width of each SPI Master word. This will also set the bits used in the TX/RX

data registers. Must be less than or equal to BUS\_WIDTH 1 to 4.

**CLOCK SPEED** This is the aclk frequency in Hz, this is the the frequency used for the bus and

is divided by the rate.

SELECT\_WIDTH Bit width of the slave select, defaults to 16 to match altera spi ip.

DEFAULT\_RATE\_DIV Default divider value of the main clock to use for the spi data output clock rate.

0 is 2 (2^(X+1) X is the DEFAULT\_RATE\_DIV)

DEFAULT\_CPOL Default clock polarity for the core (0 or 1).

parameter parameter

DEFAULT\_CPHA Default clock phase for the core (0 or 1).

parameter

Ports

clk Clock for all devices in the core

input

Negative reset rstn

input

up\_rreq uP bus read request

up\_rack uP bus read ack

output

up\_raddr uP bus read address

input [ADDRESS\_WIDTH-(BUS\_WIDTH/ 2)- 1:0]

uP bus read data output [(BUS\_WIDTH\* 8)- 1:0]

up\_wreq uP bus write request

input [(BUS\_WIDTH\* 8)- 1:8]

up\_wack output [(BUS\_WIDTH\* 8)- 1:0]

up\_waddr uP bus write address

input [ADDRESS\_WIDTH-(BUS\_WIDTH/ 2)- 1:0]

up\_wdata uP bus write data

input [(BUS\_WIDTH\* 8)- 1:0]

Interrupt when data is received

output [(BUS\_WIDTH\* 8)- 1:0]

sclk spi clock, should only drive output pins to devices.

uP bus write ack

output [(BUS\_WIDTH\* 8)- 1:0]

mosi transmit for master output

output [(BUS\_WIDTH\* 8)- 1:0]

miso receive for master input

input [(BUS\_WIDTH\* 8)- 1:0] output [SELECT\_WIDTH- 1:0]

slave select output ss n

**INSTANTIATED MODULES** 

## dut

Device under test, up\_spi\_master