# tb cocotb wishbone standard.v

#### **AUTHORS**

#### JAY CONVERTINO

#### **DATES**

### 2025/04/01

### **INFORMATION**

### **Brief**

Test bench wrapper for cocotb

#### License MIT

Copyright 2025 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.BUS\_WIDTH

### tb\_cocotb

```
module tb_cocotb #(
parameter
ADDRESS_WIDTH
=
32,
parameter
BUS_WIDTH
=
4,
parameter
CLOCK_SPEED
=
100000000,
parameter
```

```
BAUD_RATE

=
115200,
parameter
PARITY_TYPE

=
0,
parameter
STOP_BITS

=
1,
parameter
DATA_BITS

=
8,
parameter
RX_BAUD_DELAY

=
0,
parameter
TX_BAUD_DELAY

=
0
) ( input clk, input rst, input s_wb_cyc, input s_wb_stb, input s_wb_we, input s_wb_we, input s_wb_stb, input s_wb_we, input
```

Wishbone Stanard based UART communications device.

#### **Parameters**

ADDRESS\_WIDTH Width of the axi address bus

parameter

**BUS\_WIDTH** Number of bytes for the data bus.

parameter

CLOCK\_SPEED This is the aclk frequency in Hz

parameter

BAUD\_RATE Serial Baud, this can be any value including non-standard.

parameter

**PARITY\_TYPE** Set the parity type, 0 = none, 1 = even, 2 = odd, 3 = mark, 4 = space.

parameter

**STOP\_BITS** Number of stop bits, 0 to crazy non-standard amounts.

parameter

**DATA\_BITS** Number of data bits, 1 to crazy non-standard amounts.

parameter

RX\_BAUD\_DELAY Delay in rx baud enable. This will delay when we sample a bit (default is midpoint

ameter when rx delay is 0).

**TX\_BAUD\_DELAY** Delay in tx baud enable. This will delay the time the bit output starts.

parameter

#### **Ports**

clk Clock for all devices in the core

rst Positive reset

s\_wb\_cycBus Cycle in processs\_wb\_stbValid data transfer cycles\_wb\_weActive High write, low read

s\_wb\_addrs\_wb\_data\_is\_wb\_selDevice Select

s\_wb\_ack Bus transaction terminated

s\_wb\_data\_o Output data

**s\_wb\_err** Active high when a bus error is present

irq Interrupt when data is received
 tx transmit for UART (output to RX)
 rx receive for UART (input from TX)

## **INSTANTIATED MODULES**

### dut

```
wishbone_standard_uart_lite #(
   ADDRESS_WIDTH(ADDRESS_WIDTH),
   BUS_WIDTH(BUS_WIDTH),
   CLOCK_SPEED(CLOCK_SPEED),
   BAUD_RATE(BAUD_RATE),
   PARITY_TYPE(PARITY_TYPE),
   STOP_BITS(STOP_BITS),
   DATA_BITS(DATA_BITS),
   RX_BAUD_DELAY(RX_BAUD_DELAY),
   TX_BAUD_DELAY(TX_BAUD_DELAY)
   ) dut ( .clk(clk), .rst(rst), .s_wb_cyc(s_wb_cyc), .s_wb_stb(s_wb_stb), .s_v
```

Device under test, wishbone\_standard\_uart\_lite