# tb\_cocotb\_axi\_lite.v

## **AUTHORS**

## JAY CONVERTINO

#### **DATES**

## 2025/04/01

# **INFORMATION**

## **Brief**

Test bench wrapper for cocotb

#### License MIT

Copyright 2025 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.BUS\_WIDTH

## tb\_cocotb

```
module tb_cocotb #(
parameter
ADDRESS_WIDTH
=
32,
parameter
BUS_WIDTH
=
4,
parameter
CLOCK_SPEED
=
100000000,
parameter
```

```
BAUD_RATE
115200,
 parameter
 PARITY_ENA
 parameter
 PARITY_TYPE
 Θ,
parameter
 STOP_BITS
 1.
 parameter
DATA_BITS
 parameter
 RX_DELAY
 Θ.
parameter
RX_BAUD_DELAY
 parameter
 TX_DELAY
Θ,
 parameter
 TX_BAUD_DELAY
) ( input aclk, input arstn, input s_axi_awvalid, input [ADDRESS_WIDTH-1:0]
```

AXI Lite based uart device.

### **Parameters**

ADDRESS\_WIDTH Width of the axi address bus parameter

**BUS\_WIDTH** Number of bytes for the data bus.

CLOCK\_SPEED This is the aclk frequency in Hz

parameter

**BAUD\_RATE** Serial Baud, this can be any value including non-standard.

parameter

**PARITY\_ENA** Enable Parity for the data in and out.

parameter

**PARITY\_TYPE** Set the parity type, 0 = even, 1 = odd, 2 = mark, 3 = space.

parameter

**STOP\_BITS** Number of stop bits, 0 to crazy non-standard amounts.

parameter

**DATA\_BITS** Number of data bits, 1 to crazy non-standard amounts.

parameter

**RX\_DELAY** Delay in rx data input.

RX\_BAUD\_DELAY

Delay in rx baud enable. This will delay when we sample a bit (default is midpoint

when rx delay is 0).

**TX\_DELAY** Delay in tx data output. Delays the time to output of the data.

Clock for all devices in the core

parameter

**TX\_BAUD\_DELAY** Delay in tx baud enable. This will delay the time the bit output starts.

parameter

#### **Ports**

aclk

arstn Negative reset
s\_axi\_awvalid Axi Lite aw valid
s\_axi\_awaddr Axi Lite aw addr
s\_axi\_awprot Axi Lite aw prot
s\_axi\_awready Axi Lite aw ready

s\_axi\_wvalid Axi Lite w valid
s\_axi\_wdata Axi Lite w data
s\_axi\_wstrb Axi Lite w strb
s\_axi\_wready Axi Lite w ready
s\_axi\_bvalid Axi Lite b valid

s\_axi\_bready
s\_axi\_arvalid
s\_axi\_arready
s\_axi\_arready
s\_axi\_arready
s\_axi\_arready
s\_axi\_arready
s\_axi\_arready
s\_axi\_arready
s\_axi\_arready
s\_axi\_rvalid
Axi Lite a ready
Axi Lite ar ready
Axi Lite ar ready
Axi Lite ar ready

s\_axi\_rdataAxi Lite r datas\_axi\_rrespAxi Lite r resps\_axi\_rreadyAxi Lite r ready

irq Interrupt when data is received
 tx transmit for UART (output to RX)
 rx receive for UART (input from TX)
 rts request to send is a loop with CTS
 cts clear to send is a loop with RTS

# **INSTANTIATED MODULES**

## dut

```
axi_lite_uart #(

ADDRESS_WIDTH(ADDRESS_WIDTH),

BUS_WIDTH(BUS_WIDTH),

CLOCK_SPEED(CLOCK_SPEED),

BAUD_RATE(BAUD_RATE),

PARITY_ENA(PARITY_ENA),
```

```
PARITY_TYPE(PARITY_TYPE),

STOP_BITS(STOP_BITS),

DATA_BITS(DATA_BITS),

RX_DELAY(RX_DELAY),

RX_BAUD_DELAY(RX_BAUD_DELAY),

TX_DELAY(TX_DELAY),

TX_BAUD_DELAY(TX_BAUD_DELAY)

) dut ( .aclk(aclk), .arstn(arstn), .s_axi_awvalid(s_axi_awvalid), .s_axi_aw
```

Device under test, axi\_lite\_uart