# up\_uart.v

#### **AUTHORS**

#### **JAY CONVERTINO**

#### **DATES**

### 2024/02/29

### **INFORMATION**

### **Brief**

uP Core for interfacing with axis uart emulates Xilinx UART lite.

#### **License MIT**

Copyright 2024 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

#### up\_uart

```
module up_uart #(
parameter
ADDRESS_WIDTH
=
32,
parameter
BUS_WIDTH
=
4,
parameter
CLOCK_SPEED
=
100000000,
parameter
```

```
BAUD_RATE
 2000000,
 parameter
 PARITY_ENA
 parameter
 PARITY_TYPE
 Θ,
parameter
STOP_BITS
 1.
 parameter
DATA_BITS
 parameter
 RX_DELAY
 Θ.
 parameter
RX_BAUD_DELAY
 parameter
 TX_DELAY
Θ,
 parameter
 TX_BAUD_DELAY
) ( input clk, input rstn, input up_rreq, output up_rack, input [ADDRESS_WI[
```

uP based uart communications device.

#### **Parameters**

ADDRESS\_WIDTH Width of the uP address port, max 32 bit.

parameter

BUS\_WIDTH Width of the uP bus data port.

parameter

CLOCK\_SPEED This is the aclk frequency in Hz

parameter

**BAUD\_RATE** Serial Baud, this can be any value including non-standard.

parameter

PARITY\_ENA Enable Parity for the data in and out.

parameter

**PARITY\_TYPE** Set the parity type, 0 = even, 1 = odd, 2 = mark, 3 = space.

parameter

**STOP\_BITS** Number of stop bits, 0 to crazy non-standard amounts.

parameter

**DATA\_BITS** Number of data bits, 1 to crazy non-standard amounts.

parameter

**RX\_DELAY** Delay in rx data input.

 ${\bf RX\_BAUD\_DELAY}$ 

Delay in rx baud enable. This will delay when we sample a bit (default is midpoint

rameter when rx delay is 0).

**TX\_DELAY** Delay in tx data output. Delays the time to output of the data.

parameter

**TX\_BAUD\_DELAY** Delay in tx baud enable. This will delay the time the bit output starts.

parameter

#### **Ports**

**clk** Clock for all devices in the core

Negative reset rstn uP bus read request up\_rreq up\_rack uP bus read ack up\_raddr uP bus read address up\_rdata uP bus read data up\_wreq uP bus write request up\_wack uP bus write ack up\_waddr uP bus write address up\_wdata uP bus write data

irq Interrupt when data is received
tx transmit for UART (output to RX)
rx receive for UART (input from TX)
rts request to send is a loop with CTS
cts clear to send is a loop with RTS

#### **DIVISOR**

```
localparam DIVISOR = BUS_WIDTH/2
```

Divide the address register default location for 1 byte access to multi byte access. (register offsets are byte offsets).

## FIFO\_DEPTH

```
localparam FIFO_DEPTH = 16
```

Depth of the fifo, matches UART LITE (xilinx), so I kept this just cause

### **REGISTER INFORMATION**

Core has 4 registers at the offsets that follow.

RX\_FIFO\_REG h0
TX\_FIFO\_REG h4
STATUS\_REG h8
CONTROL\_REG hC

### RX\_FIFO\_REG

```
localparam RX_FIF0_REG = 4'h0 >> DIVISOR
```

Defines the address offset for RX FIFO

| RX FIFO REGISTER |               |  |  |
|------------------|---------------|--|--|
| 31:8             | 7:0           |  |  |
| UNUSED           | RECEIVED DATA |  |  |

Valid bits are from DATA\_BITS:0, which are data.

## TX\_FIFO\_REG

```
localparam TX_FIFO_REG = 4'h4 >> DIVISOR
```

Defines the address offset to write the TX FIFO.

| TX FIFO REGISTER |               |  |  |
|------------------|---------------|--|--|
| 31:8             | 7:0           |  |  |
| UNUSED           | TRANSMIT DATA |  |  |

Valid bits are from DATA\_BITS:0, which are data.

## STATUS\_REG

```
localparam STATUS_REG = 4'h8 >> DIVISOR
```

Defines the address offset to read the status bits.

| STATUS REGISTER |    |    |    |        |         |          |         |          |
|-----------------|----|----|----|--------|---------|----------|---------|----------|
| 31:8            | 7  | 6  | 5  | 4      | 3       | 2        | 1       | 0        |
| UNUSED          | PE | FE | OE | irq_en | tx_full | tx_empty | rx_full | rx_valid |

## **Status Register Bits**

PE 7, Parity error, active high on error
FE 6, Frame error, active high on error
OE 5, Overrun error, active high on error

irq\_en 4, 1 when the IRQ is enabled by CONTROL\_REG

tx\_full 3, When 1 the tx fifo is full.
tx\_empty 2, When 1 the tx fifo is empty.
rx\_full 1, When 1 the rx fifo is full.

rx\_valid 0, When 1 the rx fifo contains valid data.

### CONTROL\_REG

```
localparam CONTROL_REG = 4'hC >> DIVISOR
```

Defines the address offset to set the control bits.

| CONTROL REGISTER |              |        |            |            |  |  |  |  |
|------------------|--------------|--------|------------|------------|--|--|--|--|
| 31:5             | 4            | 3:2    | 1          | 0          |  |  |  |  |
| UNUSED           | ENA_INTR_BIT | UNUSED | RST_RX_BIT | RST_TX_BIT |  |  |  |  |

See Also: ENABLE\_INTR\_BIT, RESET\_RX\_BIT, RESET\_TX\_BIT

## **Control Register Bits**

### **INSTANTIATED MODULES**

## inst\_axis\_uart

```
axis_uart #(

BAUD_CLOCK_SPEED(CLOCK_SPEED),

BAUD_RATE(BAUD_RATE),

PARITY_ENA(PARITY_ENA),

PARITY_TYPE(PARITY_TYPE),

STOP_BITS(STOP_BITS),

DATA_BITS(DATA_BITS),

RX_DELAY(RX_DELAY),

RX_BAUD_DELAY(RX_BAUD_DELAY),

TX_DELAY(TX_DELAY),

TX_BAUD_DELAY(TX_BAUD_DELAY),

DATA_BUD_DELAY(TX_BAUD_DELAY),

STOP_BITS(STOP_BITS),

DATA_BITS(DATA_BITS),

RX_DELAY(RX_DELAY),

DATA_BITS(DATA_BITS),

STOP_BITS(STOP_BITS),

DATA_BITS(DATA_BITS),

STOP_BITS(STOP_BITS),

DATA_BITS(DATA_BITS),

STOP_BITS(STOP_BITS),

STOP_BITS(STOP_BITS),

DATA_BITS(DATA_BITS),

STOP_BITS(STOP_BITS),

STOP_BITS(STOP_BITS)
```

UART instance with AXIS interface for TX/RX

## inst\_rx\_fifo

```
fifo #(
fifo_DEPTH(FIFO_DEPTH),

BYTE_WIDTH(BUS_WIDTH),

COUNT_WIDTH(8),

FWFT(1),

RD_SYNC_DEPTH(0),

WR_SYNC_DEPTH(0),

COUNT_DELAY(0),

COUNT_ENA(0),

DATA_ZERO(0),

ACK_ENA(0),

RAM_TYPE("block")
) inst_rx_fifo ( .rd_clk(clk), .rd_rstn(rstn & r_rstn_rx_delay[0]), .rd_en(s)
```

Buffer up to 16 items output from the axis\_1553\_encoder.

## inst tx fifo

Buffer up to 16 items to input to the axis\_1553\_decoder.