# fifo.v

### **AUTHORS**

# **JAY CONVERTINO**

#### **DATES**

### 2021/06/29

## **INFORMATION**

#### **Brief**

Wrapper to tie together fifo\_ctrl, fifo\_mem, and fifo\_pipe.

#### **License MIT**

Copyright 2021 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

#### fifo

```
module fifo #(
parameter
FIFO_DEPTH
=
256,
parameter
BYTE_WIDTH
=
1,
parameter
COUNT_WIDTH
```

```
=
8,
parameter
FWFT
parameter
RD_SYNC_DEPTH
parameter
WR_SYNC_DEPTH
parameter
DC_SYNC_DEPTH
parameter
COUNT_DELAY
parameter
COUNT_ENA
1,
parameter
DATA_ZERO
parameter
ACK_ENA
parameter
RAM_TYPE
"block"
) ( input rd_clk, input rd_rstn, input rd_en, output rd_valid, output [(BY
```

Wrapper to tie together fifo\_ctrl, fifo\_mem, and fifo\_pipe.

#### **Parameters**

parameter

| FIFO_DEPTH<br>parameter    | Depth of the fifo, must be a power of two number(divisable aka $256 = 2^8$ ). Any non-power of two will be rounded up to the next closest. |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| BYTE_WIDTH<br>parameter    | How many bytes wide the data in/out will be.                                                                                               |
| COUNT_WIDTH parameter      | Data count output width in bits. Should be the same power of two as fifo depth(256 for fifo depth this should be 8).                       |
| FWFT<br>parameter          | 1 for first word fall through mode. 0 for normal.                                                                                          |
| RD_SYNC_DEPTH<br>parameter | Add in pipelining to read path. Defaults to 0.                                                                                             |
| WR_SYNC_DEPTH parameter    | Add in pipelining to write path. Defaults to 0.                                                                                            |
| DC_SYNC_DEPTH parameter    | Add in pipelining to data count path. Defaults to 0.                                                                                       |
| COUNT_DELAY                | Delay count by one clock cycle of the data count clock. Set this to 0 to                                                                   |

disable (only disable if read/write/data\_count are on the same clock

domain!).

**COUNT\_ENA** Enable the count output.

parameter

**DATA\_ZERO** Zero out data output when enabled.

parameter

**ACK\_ENA** Enable an ack when data is requested.

parameter

**RAM\_TYPE** Set the RAM type of the fifo.

parameter

#### **Ports**

rd\_clk Clock for read data

**rd\_rstn** Negative edge reset for read.

rd\_en Active high enable of read interface.rd\_valid Active high output that the data is valid.

rd\_data Output data

**rd\_empty** Active high output when read is empty.

wr\_clk Clock for write data

wr\_rstn Negative edge reset for write

**wr\_en** Active high enable of write interface.

**wr\_ack** Active high when enabled, that data write has been done.

wr\_data Input data

wr\_full Active high output that the FIFO is full.

data\_count\_clk Clock for data count

data\_count\_rstn Negative edge reset for data count.

**data\_count** Output that indicates the amount of data in the FIFO.

### **INSTANTIATED MODULES**

# pipe

```
fifo_pipe #(

RD_SYNC_DEPTH(RD_SYNC_DEPTH),

WR_SYNC_DEPTH(WR_SYNC_DEPTH),

DC_SYNC_DEPTH(DC_SYNC_DEPTH),

BYTE_WIDTH(BYTE_WIDTH),

DATA_ZERO(DATA_ZERO),

COUNT_WIDTH(COUNT_WIDTH)
) pipe ( .rd_clk(rd_clk), .rd_rstn(rd_rstn), .rd_en(rd_en), .rd_valid(s_rd_v
```

Pipe for data sync/clock issues.

## control

Block RAM control, so it will act like a FIFO.

# inst\_dc\_block\_ram

Block RAM