# tm\_stim\_fifo.v

#### **AUTHORS**

## **JAY CONVERTINO**

## **DATES**

## 2023/01/30

## **INFORMATION**

#### **Brief**

Generic FIFO test bench modules (stimulus).

#### **License MIT**

Copyright 2023 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

## write fifo stimulus

```
module write_fifo_stimulus #(
parameter
BYTE_WIDTH
=
1,
parameter
BYTE_SWAP
=
0,
parameter
FWFT
```

```
parameter
FILE

"test.bin"
) ( input rd_clk, input rd_rstn, input rd_en, output reg rd_valid, output |
```

Simulator core to read file data, and output it to write fifo dut.

#### **Parameters**

BYTE\_WIDTH data width in bytes for data bus

parameter

**BYTE\_SWAP** swap bytes fed to the DUT

parameter

**FWFT** Turn on or off first word fall through mode.

parameter

FILE input file name

parameter

#### **Ports**

rd\_clk Read clock

rd\_rstn Read reset negative

rd\_en enable readrd\_valid read data validrd\_data read datard\_empty read has no data

ru\_empty read has no data

**eof** end of input file has been reached.

# read fifo stimulus

Simulator core to write file data, from input over write fifo dut. This module will keep a constant ready to the dut.

#### **Parameters**

**BYTE\_WIDTH** data width in bytes for data bus

parameter

**ACK\_ENA** enable ack if set to 1 (does nothing at the moment, ack is not used

parameter

**RAND\_FULL** randomize the full output signal

parameter

FILE output file name

parameter

#### **Ports**

wr\_clk Write clock

wr\_rstn Write reset negative

wr\_en enable write

wr\_ack write data has been written

wr\_data write data

wr\_full can't write data, destination is full.

**eof** Exit if end of file is reached.