# FT245\_SYNC\_TO\_AXIS



November 21, 2024

Jay Convertino

# **Contents**

| 1 | Usage                         | 2 |
|---|-------------------------------|---|
|   | 1.1 Introduction              | 2 |
|   | 1.2 Dependencies              | 2 |
|   | 1.2.1 fusesoc_info Depenecies | 2 |
|   | 1.3 In a Project              | 2 |
| 2 | Architecture                  | 2 |
| 3 | Building                      | 3 |
|   | 3.1 fusesoc                   | 3 |
|   | 3.2 Source Files              | 3 |
|   | 3.2.1 fusesoc_info File List  | 3 |
|   | 3.3 Targets                   | 3 |
|   | 3.3.1 fusesoc_info Targets    | 3 |
|   | 3.4 Directory Guide           | 4 |
| 1 | Simulation                    | 5 |
| 4 | 4.1 iverilog                  |   |
|   |                               |   |
|   | 4.2 cocotb                    | Э |
| 5 | Module Documentation          | 6 |
|   | 5.1 ft2/15 sync to axis       | 7 |

# 1 Usage

#### 1.1 Introduction

FT245 sync to AXIS core converts FT245 to the AXIS interface. This is done using asynchronous conversions with a few registers to sync signals in time.

# 1.2 Dependencies

The following are the dependencies of the cores.

- fusesoc 2.X
- iverilog (simulation)
- cocotb (simulation)

#### 1.2.1 fusesoc\_info Depenecies

- dep\_tb
  - AFRL:simulation:axis stimulator
  - AFRL:utility:sim\_helper

## 1.3 In a Project

Connect the device to your AXIS bus. Connect the FT245 bus to the FTDI device.

# 2 Architecture

This core is made up of a single module.

• **ft245\_sync\_to\_axis** Interface AXIS to F245 device (see core for documentation).

This core has 1 always blocks that are sensitive to the positive clock edge.

• **register signals** registers the ft245 data read fx signal and based upon its state the the state of tread outputs AXIS data.

Please see 5 for information on how the asynchronous assignments are done.

# 3 Building

The FT245 sync to AXIS is written in Verilog 2001. It should synthesize in any modern FPGA software. The core comes as a fusesoc packaged core and can be included in any other core. Be sure to make sure you have meet the dependencies listed in the previous section.

#### 3.1 fusesoc

Fusesoc is a system for building FPGA software without relying on the internal project management of the tool. Avoiding vendor lock in to Vivado or Quartus. These cores, when included in a project, can be easily integrated and targets created based upon the end developer needs. The core by itself is not a part of a system and should be integrated into a fusesoc based system. Simulations are setup to use fusesoc and are a part of its targets.

#### 3.2 Source Files

#### 3.2.1 fusesoc\_info File List

- src
  - src/ft245 sync to axis.v
- tb
  - 'tb/tb axis.v': 'file type': 'verilogSource'
  - 'tb/in.bin': 'file type': 'user', 'copyto': 'in.bin'

#### 3.3 Targets

#### 3.3.1 fusesoc\_info Targets

default

Info: Default for IP intergration.

sim

Info: Default simulation using icarus.

# 3.4 Directory Guide

Below highlights important folders from the root of the directory.

- 1. **docs** Contains all documentation related to this project.
  - **manual** Contains user manual and github page that are generated from the latex sources.
- 2. **src** Contains source files for the core
- 3. **tb** Contains test bench files for iverilog and cocotb
  - cocotb testbench files

# 4 Simulation

There are a few different simulations that can be run for this core.

# 4.1 iverilog

iverilog is used for simple test benches for quick verification, visually, of the core.

# 4.2 cocotb

Future simulations will use cocotb. This feature is not yet implemented.

# **5 Module Documentation**

• ft245\_sync\_to\_axis Interfaces AXIS to the FT245.

The next sections document the module in great detail.

# ft245\_sync\_to\_axis.v

#### **AUTHORS**

## **JAY CONVERTINO**

#### **DATES**

#### 2022/08/09

#### **INFORMATION**

#### **Brief**

Converter FT245 sync FIFO interface to AXIS.

#### **License MIT**

Copyright 2022 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

# ft245\_sync\_to\_axis

```
module ft245_sync_to_axis #(
parameter
BUS_WIDTH
=
1
) ( input rstn, input ft245_dclk, inout [BUS_WIDTH-1:0] ft245_ben, inout [August 1:0] ft245_ben
```

Converter FT245 sync FIFO interface to AXIS.

#### **Parameters**

**BUS\_WIDTH** Width of the FT245 and AXIS bus.

arameter

#### **Ports**

rstn Negative reset

ft245\_dclk Input clock from FIFO.

**ft245\_ben** Byte enable used in FT60x, similar to AXIS tkeep in 1 is a valid byte for

each bit.

ft245\_data FIFO data bus

ft245\_rdnEnable read on active lowft245\_wrnEnable write on active low

**ft245\_siwun** Send Immediate / Wakeup for USB suspend. Active low.

**ft245\_txen** When low, write data to the fifo. **ft245\_rxfn** When low, read data from the fifo.

ft245\_oen Output enable active low

ft245\_rstn Negative Reset

ft245\_wakeupn Sleep ft245 active low

s\_axis\_tdata Input axis data

**s\_axis\_tkeep** Input axis data bytes that are valid. Each bit equals one byte.

**s\_axis\_tvalid** Input axis data is valid when active high.

**s\_axis\_tready** Input data bus is ready when signal is active high.

m\_axis\_tdata Output axis data

**m\_axis\_tkeep** Output what axis data bytes are valid. Each bit equals one byte.

m\_axis\_tvalid Output is active high when axis data is valid.

**m\_axis\_tready** Output data bus is told that the receive device is ready. The device is

ready if it asserts this signal active high.

#### **DATA STORE REGISTERS**

Register data based upon ft245 clocks.

#### r oen

reg r\_oen

output enable registers

#### rr\_oen

reg rr\_oen

output enable registers registers

#### rrr\_oen

```
reg rrr_oen
```

output enable registers registers registers

## r\_m\_axis\_tdata

```
reg [(
BUS_WIDTH*8
)-1:0] r_m_axis_tdata
```

master axis register to hold tdata for tready not ready at end condition

# r\_m\_axis\_tkeep

```
reg [BUS_WIDTH-1:0] r_m_axis_tkeep
```

master axis register to hold tkeep for tready not ready at end condition

# r\_m\_axis\_tvalid

```
reg r_m_axis_tvalid
```

master axis register to hold tvalid for tready not ready at end condition

#### **ASSIGNMENTS**

How various comibinations of logic are created and data dealt with.

## ft245\_data

combinartoral signals to convert registers and axis to and from ft245. tristate ft245 based on output enable state  $\,$ 

## ft245 ben

tristate ft245 based on output enable state

## ft245\_wrn

```
assign ft245_wrn = ft245_txen | ~ft245_rxfn | ~s_axis_tvalid | ~rr_oen
```

only allow write if there is space, nothing availbe to read, valid data available, and output enable is timed correctly.

## ft245\_oen

```
assign ft245_oen = rr_oen
```

output enable

## ft245\_rdn

```
assign ft245_rdn = ~m_axis_tready | rrr_oen | rr_oen & r_oen
```

only ready when output enable is correctly timed and we are ready for data ft245 will output data as soon as oen is applied (FWFT).

# ft245 wakeupn

```
assign ft245_wakeupn = 1'b0
```

always keep it awake

#### ft245 siwun

```
assign ft245_siwun = 1'b0
```

always keep it awake

# ft245\_rstn

```
assign ft245_rstn = rstn
```

apply system reset to ft245

# s\_axis\_tready

```
assign s_axis_tready = (
ft245_txen &
```

```
ft245_rxfn
) & rr_oen
```

convert ft245 to ready. only ready when write buffer is available, nothing is incoming, and output enable is set correctly.

## m\_axis\_tdata

output ft245 to master axis. at end, output registers incase next core was not ready.

# m\_axis\_tkeep

output ft245 to master axis. at end, output registers incase next core was not ready.

# m axis tvalid

```
assign m_axis_tvalid = (
    r_m_axis_tvalid
: ~
    rrr_oen | r_oen ?
    (
    rrr_oen | ft245_rxfn)
)
```

data is only valid in the correct output enable register state and is no longer valid if rxfn indicates the receive exhausted.