# uart\_1553\_core.v

#### **AUTHORS**

### **JAY CONVERTINO**

### **DATES**

#### 2021/06/28

### **INFORMATION**

#### **Brief**

Core that ties together all ips into a single uart to 1553 core.

#### **License MIT**

Copyright 2021 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

### uart 1553 core

```
module uart_1553_core #(
parameter
clock_speed
=
2000000,
parameter
uart_baud_clock_speed
=
2000000,
parameter
uart_baud_rate
```

```
2000000,
parameter
uart_parity_ena
parameter
uart_parity_type
parameter
uart_stop_bits
parameter
uart_data_bits
parameter
uart_rx_delay
parameter
uart_tx_delay
Θ,
parameter
mil1553_sample_rate
2000000,
parameter
mil1553_rx_bit_slice_offset
parameter
mil1553_rx_invert_data
parameter
mil1553_rx_sample_select
) ( input aclk, input arstn, input uart_clk, input uart_rstn, input rx_UART,
```

Core that ties together all ips into a single uart to 1553 core.

#### **Parameters**

parameter

clock\_speed = 2000000Requested Master Clock Speed from clk wizuart\_baud\_clock\_speedUART Master Clock SpeedparameterUART BAUD rateuart\_parity\_enaUART Parity enable, active high.parameterUART Parity typeuart\_parity\_typeUART Number of stop bits.parameterUART Number of data bits.

uart\_rx\_delay UART RX Delay to align data.

parameter

uart\_tx\_delay UART TX Delay to align data.

parameter

mil1553 sample\_rate Sample rate for 1553, must be 2 MHz or above, and divide

arameter evenly into clock\_speed.

mil1553\_rx\_bit\_slice\_offset 1553 change the offset of the receive bit taken from the

parameter inital sampling.

mil1553\_rx\_invert\_data Invert 1553 data received.

paramete

mil1553\_rx\_sample\_select 1553 select sample from initial sampling.

parameter

#### **Ports**

aclk Master Clockarstn Base Reset

uart\_clk UART Master Clock

uart\_rstn UART reset
rx\_UART UART RX input
tx\_UART UART TX output
rts\_UART UART request to

 rts\_UART
 UART request to send

 cts\_UART
 UART clear to send

 rx0\_1553
 PMOD1553 RX diff

 rx1\_1553
 PMOD1553 RX diff

 tx0\_1553
 PMOD1553 TX diff

 tx1\_1553
 PMOD1553 TX diff

en\_tx\_1553 PMOD1553 enable transmit on mux.

### **INSTANTIANTED MODULES**

### mil1553\_decoder

```
axis_1553_decoder #(

CLOCK_SPEED(clock_speed),

SAMPLE_RATE(mil1553_sample_rate),

BIT_SLICE_OFFSET(mil1553_rx_bit_slice_offset),

INVERT_DATA(mil1553_rx_invert_data),

SAMPLE_SELECT(mil1553_rx_sample_select)

) mil1553_decoder ( .aclk(aclk), .arstn(arstn), .m_axis_tdata(m1553_decoder_select)
```

Module mil-std-1553 decoder capable of any clock rate at or above 2 MHz

## decoder\_fifo

```
axis_fifo #(
FIFO_DEPTH
                                                                           (
256),
COUNT_WIDTH
                                                                           (
0),
BUS_WIDTH
                                                                           (
2),
USER_WIDTH
                                                                           (
8),
DEST_WIDTH
                                                                           (
1),
RAM_TYPE
                                                                          ("
block"),
PACKET_MODE
                                                                           (
0),
COUNT_DELAY
                                                                           (
Θ),
COUNT_ENA
) decoder_fifo ( .s_axis_aclk(aclk), .s_axis_arstn(arstn), .s_axis_tvalid(mi
```

FIFO for decoder data output

## string\_encoder

```
axis_1553_string_encoder string_encoder (
    aclk(aclk),
    arstn(arstn),
    s_axis_tdata(mfifo_decoder_data),
    s_axis_tvalid(mfifo_decoder_valid),
    s_axis_tuser(mfifo_decoder_user),
    s_axis_tready(mfifo_decoder_ready),
    m_axis_tdata(mstring_encoder_data),
    m_axis_tvalid(mstring_encoder_valid),
```

```
m_axis_tready(mstring_encoder_ready)
)
```

1553 to string core

### string\_to\_char

data width converter

## outgoing\_char\_fifo

```
axis_tiny_fifo #(
    .
FIFO_DEPTH(4),
    .
BUS_WIDTH(8)
) outgoing_char_fifo ( .aclk(aclk), .arstn(arstn), .s_axis_tdata(mstring_to_
```

fifo for 1553 encoded into character string.

### string\_to\_char

**AXIS UART** 

## incomming\_char\_fifo

```
axis_tiny_fifo #(
    FIFO_DEPTH(4),
    BUS_WIDTH(8)
) incomming_char_fifo ( .aclk(aclk), .arstn(arstn), .s_axis_tdata(muart_char
```

fifo for chars to be decoded into 1553 data.

## char\_to\_string

## char\_to\_string

```
axis_1553_string_decoder string_decoder (
    aclk(aclk),
    arstn(arstn),
    s_axis_tdata(mchar_to_string_data),
    s_axis_tvalid(mchar_to_string_valid),
    s_axis_tready(mchar_to_string_ready),
    m_axis_tdata(mstring_decoder_data),
    m_axis_tvalid(mstring_decoder_valid),
    m_axis_tuser(mstring_decoder_user),
    m_axis_tready(mstring_decoder_ready)
)
```

string to 1553

## encoder\_fifo

```
axis_fifo #(
FIFO_DEPTH
                                                                          (
256),
COUNT_WIDTH
                                                                          (
0),
BUS_WIDTH
                                                                          (
2),
USER_WIDTH
                                                                          (
8),
DEST_WIDTH
                                                                          (
1),
RAM_TYPE
block"),
PACKET_MODE
                                                                          (
COUNT_DELAY
```

```
0),

COUNT_ENA

(
0)
) encoder_fifo ( .s_axis_aclk(aclk), .s_axis_arstn(arstn), .s_axis_tvalid(ms
```

fifo for decoder data

## encoder\_fifo

mil-std-1553 encoder capable of any clock rate at or over 2 MHz