# UP\_WISHBONE\_PIPELINE



November 21, 2024

Jay Convertino

# **Contents**

| 1 | Usage        |                               |  |    |
|---|--------------|-------------------------------|--|----|
|   | 1.1          | Introduction                  |  | 2  |
|   | 1.2          | Dependencies                  |  | 2  |
|   |              | 1.2.1 fusesoc_info Depenecies |  | 2  |
|   | 1.3          | In a Project                  |  | 2  |
| 2 | Arc          | chitecture                    |  | 5  |
| 3 | Building     |                               |  |    |
|   | 3.1          | fusesoc                       |  | 6  |
|   |              | Source Files                  |  | 6  |
|   |              | 3.2.1 fusesoc_info File List  |  | 6  |
|   | 3.3          | Targets                       |  | 6  |
|   |              | 3.3.1 fusesoc_info Targets    |  | 6  |
|   | 3.4          | Directory Guide               |  | 6  |
| 4 | Simulation 8 |                               |  |    |
|   | 4.1          | iverilog                      |  | 8  |
|   |              | cocotb                        |  |    |
| 5 | Мо           | dule Documentation            |  | 9  |
|   | 5.1          | up wishbone pipeline          |  | 10 |

## 1 Usage

#### 1.1 Introduction

This core converts the Wishbone Pipeline bus to the uP bus. This allows any core with a uP bus to be interfaced with a Wishbone Pipeline bus. Combination of combinatorial logic and synchronous logic.

### 1.2 Dependencies

The following are the dependencies of the cores.

- fusesoc 2.X
- · iverilog (simulation)
- cocotb (simulation)

#### 1.2.1 fusesoc info Depenecies

- dep
  - AFRL:utility:helper:1.0.0
- · dep tb
  - AFRL:utility:sim helper

## 1.3 In a Project

This core is made to interface Wishbone Pipeline bus to uP based device cores. This is part of a family of converters based on Analog Devices uP specification. Using this allows usage of Analog Devices AXI Lite core, AFRL APB3, AFRL Wishbone Pipeline, and AFRL Wishbone Pipeline converters. Meaning any uP core can be easily customized to any bus quickly. These are made for relativly slow speed bus device interfaces. An example of a Verilog uP interface provided below.

```
//up registers decoder
always @(posedge clk)
begin
  if(rstn == 1'b0)
  begin
    r_up_rack <= 1'b0;
    r_up_wack
                <= 1'b0;
    r up rdata \leq 0;
    r rx ren
                <= 1'b0;
    r overflow <= 1'b0;
    r control reg <= 0;
  end else begin
    r up rack \leq 1'b0;
    r_up_wack <= 1'b0;
               <= 1'b0;
    r_tx_wen
               <= 1'b0;
    r_rx_ren
    r up rdata <= r up rdata;
    //clear reset bits
    r control reg[RESET RX BIT] <= 1'b0;
    r_control_reg[RESET_TX_BIT] <= 1'b0;
    if(rx full == 1'b1)
    begin
      r overflow <= 1'b1;
    //read request
    if(up\_rreq == 1'b1)
    begin
      r_up_rack <= 1'b1;
      case(up raddr[3:0])
        RX FIFO_REG: begin
          r_up_rdata <= rx_rdata & {{(BUS WIDTH*8-
             → DATA_BITS) {1'b0}}, {DATA_BITS{1'b1}}};
          r_rx_ren <= 1'b1;
        end
        STATUS REG: begin
          r_up_rdata \le \{\{(BUS_WIDTH*8-8)\{1'b0\}\},\

→ s_parity_err, s_frame_err, r_overflow,
             → r irq en, tx full, tx empty, rx full,
             → rx valid };
          r overflow <= 1'b0;
```

```
end
        default: begin
          r up rdata \leq 0;
        end
      endcase
    end
    //write request
    if (up wreq == 1'b1)
    begin
      r_up_wack <= 1'b1;
      //only allow write once ack (Analog Devices does

→ the same)

      if(r up wack == 1'b1) begin
        case(up waddr[3:0])
          TX_FIFO_REG: begin
             r tx wdata <= up wdata;
            r_tx_wen
                        <= 1'b1;
          end
          CONTROL REG: begin
             r_control_reg <= up_wdata;</pre>
          end
          default: begin
          end
        endcase
      end
    end
  end
end
//up control register processing and fifo reset
always @(posedge clk)
begin
  if(rstn == 1'b0)
  begin
    r rstn rx delay \leq ~0;
    r_rstn_tx_delay <= \sim 0;
    r_{irq_en} <= 1'b0;
  end else begin
    r_rstn_rx_delay <= {1'b1, r_rstn_rx_delay[
       → FIFO_DEPTH-1:1]};
    r_rstn_tx_delay <= {1'b1, r_rstn_rx_delay[
       → FIFO DEPTH-1:1]};
    if(r control reg[RESET RX BIT])
```

```
begin
    r_rstn_rx_delay <= {FIFO_DEPTH{1'b0}};
end

if(r_control_reg[RESET_TX_BIT])
begin
    r_rstn_tx_delay <= {FIFO_DEPTH{1'b0}};
end

if(r_control_reg[ENABLE_INTR_BIT] != r_irq_en)
    r_irq_en <= r_control_reg[ENABLE_INTR_BIT];
end
end
end</pre>
```

#### 2 Architecture

The only module is the up\_wishbone\_pipeline c module. It is listed below.

• **up\_wishbone\_pipeline** Convert Wishbone Pipeline to the Analog Devices uP BUS. (see core for documentation).

This core has two generate blocks, and two always blocks. They are listed below.

generate:

- 1. Part Select Write generates uP signals that have the non-selected elements blanked out with zeros.
- 2. Part Select Read generates Wishbone classic signals that have non-selected elements blanked out with zeros.

always:

- · Register Requests
  - 1. When cyc is high and stb isn't register signal to keep previous state.
  - 2. When both cyc and stb are high register the correct request.
- Reset Hold, holds reset for 8 more clock cycles to comply with Wishbone Standard.

Please see 5 for more information.

## 3 Building

The Wishbone Pipeline core is written in Verilog 2001. They should synthesize in any modern FPGA software. The core comes as a fusesoc packaged core and can be included in any other core. Be sure to make sure you have meet the dependencies listed in the previous section.

#### 3.1 fusesoc

Fusesoc is a system for building FPGA software without relying on the internal project management of the tool. Avoiding vendor lock in to Vivado or Quartus. These cores, when included in a project, can be easily integrated and targets created based upon the end developer needs. The core by itself is not a part of a system and should be integrated into a fusesoc based system. Simulations are setup to use fusesoc and are a part of its targets.

#### 3.2 Source Files

#### 3.2.1 fusesoc\_info File List

- src
  - src/up wishbone pipeline.v
- tb
  - tb/tb wishbone slave.v

#### 3.3 Targets

#### 3.3.1 fusesoc\_info Targets

default

Info: Default for IP intergration.

• sim

Info: Base simulation using icarus as default.

## 3.4 Directory Guide

Below highlights important folders from the root of the directory.

1. **docs** Contains all documentation related to this project.

- **manual** Contains user manual and github page that are generated from the latex sources.
- **specs** Contains specifications for the bus.
- 2. **src** Contains source files for the core
- 3. **tb** Contains test bench files for iverilog and cocotb
  - cocotb testbench files

## 4 Simulation

There are a few different simulations that can be run for this core.

## 4.1 iverilog

iverilog is used for simple test benches for quick verification, visually, of the core.

## 4.2 cocotb

Future simulations will use cocotb. This feature is not yet implemented.

## **5 Module Documentation**

There is a single async module for this core.

• up\_wishbone\_pipeline Wishbone Pipeline to uP converter

The next sections document the module in great detail.

# up\_wishbone\_pipeline.v

#### **AUTHORS**

#### **JAY CONVERTINO**

#### **DATES**

#### 2024/03/01

#### **INFORMATION**

#### **Brief**

Wishbone Pipeline Slave to uP interface

#### **License MIT**

Copyright 2024 Jay Convertino

Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:

The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

## up\_wishbone\_pipeline

```
module up_wishbone_pipeline #(
parameter
ADDRESS_WIDTH
=
16,
parameter
BUS_WIDTH
=
4
) ( input clk, input rst, input s_wb_cyc, input s_wb_stb, input s_wb_we, input s_wb_we,
```

Wishbone Classic slave to uP up\_wishbone\_classic

#### **Parameters**

**ADDRESS\_WIDTH** Width of the Wishbone address port in bits.

parameter

**BUS\_WIDTH** Width of the Wishbone bus data port in bytes.

parameter

#### **Ports**

**clk** Clock

**rst** Positive reset

s\_wb\_cycs\_wb\_stbS\_wb\_weBus Cycle in processValid data transfer cycleS\_wb\_weActive High write, low read

s\_wb\_addrs\_wb\_data\_is\_wb\_selBus addressInput dataDevice Select

**s\_wb\_bte** Burst Type Extension

**s\_wb\_cti** Cycle Type

**s\_wb\_ack** Bus transaction terminated

s\_wb\_data\_o Output data

**s\_wb\_err** Active high when a bus error is present

up\_rreq uP bus read request up\_rack uP bus read ack uP bus read address up\_raddr up\_rdata uP bus read data uP bus write request up\_wreq up\_wack uP bus write ack up\_waddr uP bus write address up\_wdata uP bus write data

#### **VARIABLES**

#### valid

```
assign valid = s_wb_cyc & s_wb_stb & ~r_rst[0]
```

Indicate valid request from wishbone.

## s\_wb\_stall

```
assign s_wb_stall = ~up_ack & s_wb_cyc & ~r_rst[0]
```

if we have not ack'd, cyc is active stall the bus

#### up\_rreq

Convert wishbone read requests to up read requests

## up\_wreq

Convert wishbone write requests to up write requests

## up\_ack

```
assign up_ack = (
up_rack |
up_wack
)
```

ack is ack for both, or them so either may pass

## s\_wb\_ack

```
assign s_wb_ack = up_ack & ~r_rst[0]
```

combined uP ack is wishbone ack.

## up raddr

assign wishbone address to read port if selected

# up\_waddr

assign wishbone address to write port if selected