# CSE120 Spring 2021 Homework 6

John J Li

April 24, 2021

# Problem 1

Answer the following questions for a synchronous machine with the following state transition table with one input X and one output Z.

| X | Q1 | Q0 | Q1 <sup>+</sup> | Q0 <sup>+</sup> | Z |
|---|----|----|-----------------|-----------------|---|
| 0 | 0  | 0  | 0               | 1               | 1 |
| 0 | 0  | 1  | 1               | 0               | 0 |
| 0 | 1  | 0  | 1               | 1               | 0 |
| 0 | 1  | 1  | 0               | 0               | 0 |
| 1 | 0  | 0  | 1               | 1               | 1 |
| 1 | 0  | 1  | 1               | 0               | 0 |
| 1 | 1  | 0  | 0               | 0               | 0 |
| 1 | 1  | 1  | 0               | 1               | 0 |

(a) Is this is Moore or Mealy machine?

**Solution:** This is a Moore machine.

(b) Create the state transition diagram.

Solution:



(c) Design a system using T flip flops and NAND gates only. Include all K-maps and a final circuit diagram.

## Solution:





Show a state diagram for a Mealy system, the output of which is 1 if and only if the pattern 1 1 0 1 has occurred immediately after a 0. Assume overlapping is allowed (the final 1 in the pattern can be considered the first one in the next sequence). A sample input/output trace and the minimum number of states required is shown.

#### Solution:

| State | State Description      |
|-------|------------------------|
| $S_1$ | Initial 0; reset 0     |
| $S_2$ | 1 after a 0            |
| $S_3$ | 2 repeating 1s         |
| $S_4$ | 110 in sequence        |
| $S_5$ | 3 or more repeating 1s |



Design a system with one input called "Up" such that when "Up" equals 1, the machine counts 1, 2, 3, 4, 5 and repeat. If the "Up" input equals 0, the machine counts down 5, 4, 3, 2, 1 and repeat.

Show the State Transition Diagram, State Transition table, K-maps, and Minimum SOP equations assuming D flip flops and AND/OR/NOT combinational logic. Make sure to indicate on your State Transition Diagram what happens if the system initially is in one of the unused states 0, 6, or 7 (Do NOT make any assumptions, use your D equations to figure out the state transitions).

#### Solution:



| Up | $Q_2$ | $Q_1$ | $Q_0$ | $Q_2^+$   | $Q_1^+$   | $Q_0^+$ |
|----|-------|-------|-------|-----------|-----------|---------|
| 0  | 0     | 0     | 0     | X         | X         | X       |
| 0  | 0     | 0     | 1     | 1         | 0         | 1       |
| 0  | 0     | 1     | 0     | 0         | 0         | 1       |
| 0  | 0     | 1     | 1     | 0         | 1         | 0       |
| 0  | 1     | 0     | 0     | 0         | 1         | 1       |
| 0  | 1     | 0     | 1     | 1         | 0         | 0       |
| 0  | 1     | 1     | 0     | X         | X         | X       |
| 0  | 1     | 1     | 1     | X         | X         | X       |
| 1  | 0     | 0     | 0     | $\bar{x}$ | $\bar{X}$ | _ X     |
| 1  | 0     | 0     | 1     | 0         | 1         | 0       |
| 1  | 0     | 1     | 0     | 0         | 1         | 1       |
| 1  | 0     | 1     | 1     | 1         | 0         | 0       |
| 1  | 1     | 0     | 0     | 1         | 0         | 1       |
| 1  | 1     | 0     | 1     | 0         | 0         | 1       |
| 1  | 1     | 1     | 0     | X         | X         | X       |
| 1  | 1     | 1     | 1     | X         | X         | X       |

$$\begin{array}{c|c} Q & \text{Flip Flop} \\ \hline Q_0 & D_0 \\ Q_1 & D_1 \\ Q_2 & D_2 \\ \end{array}$$



Using the following state transition diagram with 6 states  $(Q_2Q_1Q_0)$  with 1 input, X, and 1 output, Z:



a) Create the state transition table.

## Solution:

| #  | X         | $Q_2$ | $Q_1$ | $Q_0$ | $Q_2^+$ | $Q_1^+$ | $Q_0^+$ | $\mid z \mid$ |
|----|-----------|-------|-------|-------|---------|---------|---------|---------------|
| 0  | 0         | 0     | 0     | 0     | 0       | 0       | 1       | 1             |
| 1  | 0         | 0     | 0     | 1     | 0       | 0       | 1       | 1             |
| 2  | 0         | 0     | 1     | 0     | 0       | 1       | 1       | 0             |
| 3  | 0         | 0     | 1     | 1     | 1       | 0       | 1       | 1             |
| 4  | 0         | 1     | 0     | 0     | 0       | 1       | 1       | 0             |
| 5  | 0         | 1     | 0     | 1     | 1       | 0       | 0       | 0             |
| 6  | 0         | 1     | 1     | 0     | X       | X       | X       | X             |
| 7  | 0         | 1     | 1     | 1     | X       | X       | X       | X             |
| 8  | $\bar{1}$ | 0     | 0     | 0     | 1       | 0       | _ 0 _   | $\bar{0}$     |
| 9  | 1         | 0     | 0     | 1     | 0       | 1       | 0       | 0             |
| 10 | 1         | 0     | 1     | 0     | 1       | 0       | 0       | 0             |
| 11 | 1         | 0     | 1     | 1     | 0       | 0       | 0       | 1             |
| 12 | 1         | 1     | 0     | 0     | 1       | 0       | 1       | 1             |
| 13 | 1         | 1     | 0     | 1     | 0       | 0       | 1       | 1             |
| 14 | 1         | 1     | 1     | 0     | X       | X       | X       | X             |
| 15 | 1         | 1     | 1     | 1     | X       | X       | X       | X             |

b) Write the output  $Q_2^+$  in the numerical shorthand product-of-sums form.

**Solution:**  $Q_2^+ = \pi M(0, 1, 2, 4, 9, 11, 13) + \pi d(6, 7, 14, 15)$ 

c) Write the output  $Q_1^+$  in the numerical shorthand sum-of-products form.

**Solution:**  $Q_1^+ = \sum m(2,4,9) + \sum d(6,7,14,15)$ 

d) Write the output  $Q_0^+$  in the minimum sum-of-products form.



e) Complete the timing trace assuming each column is a new clock edge.

| X     | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | ? |
|-------|---|---|---|---|---|---|---|---|---|
| $Q_2$ | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 |
| $Q_1$ | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 |
| $Q_0$ | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| Z     | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 |

f) Design the combinational logic for the output Z using only one 4-to-1 multiplexer and any other logic gates needed. Complemented variables are available. Draw the multiplexer circuit and label all of your inputs.



Using the following circuit with input A and output Z:



(a) Is the above machine a Mealy or a Moore configuration? Why?

**Solution:** This meachine is a Mealy configuration. This is because the output not only depends on the current state of the machine but also the present input.

(b) Complete the timing diagram for the above circuit, assuming each flip flop starts with an initial Q value of 0 and an active low clear (reset) is present. Assume the clock uses a negative-edge triggering. You must show the outputs of each of the flip-flops and the output Z (you do not need to show the J/K/T inputs).

#### Solution:

| Input/Output   | Equation                 | 11/ | L 0+      | an l |       | l 0+  |
|----------------|--------------------------|-----|-----------|------|-------|-------|
| $\overline{A}$ | $\overline{A}$           | JK  | $Q_1$     | 1    | $Q_0$ | $Q_0$ |
| J              | $A\oplus \overline{Q_1}$ | 00  | $Q_1$     | 0    | 0     | 0     |
| V              |                          | 01  | 0         | 0    | 1     | 1     |
| Λ              | $\frac{Q_0}{Q_0}$        | 10  | 1         | 1    | 0     | 1     |
| T              | $  \overline{A}Q_1  $    | 11  |           | 1    | 1     | 0     |
| Z              | $Q_1 + Q_0 + A$          | 11  | $  Q_1  $ | 1    | 1     | U     |



Redesign the Mealy Vending Machine (from the class lecture notes), to include an output for providing "Change" if more than 15 cents is received instead of giving credit, using only D flip flops and combinational logic.

| State | Definition         | Binary $(Q_1, Q_0)$ |
|-------|--------------------|---------------------|
| $S_0$ | 0 cents deposited  | 00                  |
| $S_1$ | 5 cents deposited  | 01                  |
| $S_2$ | 10 cents deposited | 10                  |
| $S_3$ | N/A                | 11                  |

Inputs = Dime (D), Nickel (N)

Outputs = Vend(V), Change(C)

Your design should show a state transition diagram, state transition table, K-maps, and final minimum SOP equations for each D flip flop and each output.

## Solution:



| ND | $Q_1Q_0$ | $Q_1^+Q_0^+$             | Vend | Change |
|----|----------|--------------------------|------|--------|
| 00 | 00       | 00                       | 0    | 0      |
| 00 | 01       | 01                       | 0    | 0      |
| 00 | 10       | 10                       | 0    | 0      |
| 00 | 11       | XX                       | X    | X      |
| 01 | 00       | 10                       | 0 -  | 0      |
| 01 | 01       | 00                       | 1    | 0      |
| 01 | 10       | 00                       | 1    | 1      |
| 01 | 11       | XX                       | X    | X      |
| 10 | 00       | 01                       | 0 -  | 0      |
| 10 | 01       | 10                       | 0    | 0      |
| 10 | 10       | 00                       | 1    | 0      |
| 10 | 11       | XX                       | X    | X      |
| 11 | 00       | $\bar{\bar{\mathbf{X}}}$ | _ X  | _ X    |
| 11 | 01       | XX                       | X    | X      |
| 11 | 10       | XX                       | X    | X      |
| 11 | 11       | XX                       | X    | X      |



Answer the following questions using your microprocessor design from Lab 4:

(a) Write the binary program needed to be stored in the RAM to add the decimal values 7 and 12, then store the results in RAM location 15 (You may not need all 8 locations of ROM).

| Address  | Contents (Hex) | Comment                                     |
|----------|----------------|---------------------------------------------|
| Location |                |                                             |
| 0        | 0x1205         | Load IR                                     |
| 1        | 0x2234         | Read value and load it to ACC               |
| 2        | 0x0294         | Reads value and adds it to ACC              |
| 3        | 0x1205         | Load IR                                     |
| 4        | 0x2304         | Reads address and loads MAR; increment PC   |
| 5        | 0x000A         | Loads ACC to data_bus and writes to address |
| 6        | 0x1205         | Load IR                                     |
| 7        | 0x1000         | STOP code                                   |

(b) Assuming both operands 7 and 12 are converted to 4 bit unsigned binary numbers, what is the result of 7+12 if restricted to 4 bits? Show your answer in both hexadecimal and binary with 4 bits. Does unsigned overflow occur?

#### Solution:

Yes, Unsigned overflow occurs.

|          | $0^{1}$ | 1 | 1 | 1 | hex: $[7]$ |
|----------|---------|---|---|---|------------|
| +        | 1       | 1 | 0 | 0 | hex: [C]   |
| overflow | 0       | 0 | 1 | 1 | hex: [3]   |